blob: 1e721a90202b880a00c1882ca556972cf8ae29d0 [file] [log] [blame]
Bo Shen60f3dd32013-05-12 22:40:54 +00001/*
2 * Configuation settings for the SAMA5D3xEK board.
3 *
4 * Copyright (C) 2012 - 2013 Atmel
5 *
6 * based on at91sam9m10g45ek.h by:
7 * Stelian Pop <stelian@popies.net>
8 * Lead Tech Design <www.leadtechdesign.com>
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Bo Shen60f3dd32013-05-12 22:40:54 +000011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Wu, Josh42587542015-03-30 14:51:19 +080016/*
17 * If has No NOR flash, please put the definition: CONFIG_SYS_NO_FLASH
18 * before the common header.
19 */
20#include "at91-sama5_common.h"
Bo Shen60f3dd32013-05-12 22:40:54 +000021
Wu, Josh3c0c6602015-08-19 19:11:19 +080022#define CONFIG_BOARD_LATE_INIT
23#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
24
Bo Shen60f3dd32013-05-12 22:40:54 +000025/* serial console */
26#define CONFIG_ATMEL_USART
27#define CONFIG_USART_BASE ATMEL_BASE_DBGU
28#define CONFIG_USART_ID ATMEL_ID_DBGU
29
30/*
31 * This needs to be defined for the OHCI code to work but it is defined as
32 * ATMEL_ID_UHPHS in the CPU specific header files.
33 */
34#define ATMEL_ID_UHP ATMEL_ID_UHPHS
35
36/*
37 * Specify the clock enable bit in the PMC_SCER register.
38 */
39#define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP
40
41/* LCD */
42#define CONFIG_LCD
43#define LCD_BPP LCD_COLOR16
44#define LCD_OUTPUT_BPP 24
45#define CONFIG_LCD_LOGO
Bo Shen60f3dd32013-05-12 22:40:54 +000046#define CONFIG_LCD_INFO
47#define CONFIG_LCD_INFO_BELOW_LOGO
48#define CONFIG_SYS_WHITE_ON_BLACK
49#define CONFIG_ATMEL_HLCD
50#define CONFIG_ATMEL_LCD_RGB565
51#define CONFIG_SYS_CONSOLE_IS_IN_ENV
52
53/* board specific (not enough SRAM) */
54#define CONFIG_SAMA5D3_LCD_BASE 0x23E00000
55
Bo Shenb15f4f62014-07-18 16:43:08 +080056/* NOR flash */
Wu, Josh42587542015-03-30 14:51:19 +080057#ifndef CONFIG_SYS_NO_FLASH
Bo Shenb15f4f62014-07-18 16:43:08 +080058#define CONFIG_FLASH_CFI_DRIVER
59#define CONFIG_SYS_FLASH_CFI
60#define CONFIG_SYS_FLASH_PROTECTION
61#define CONFIG_SYS_FLASH_BASE 0x10000000
62#define CONFIG_SYS_MAX_FLASH_SECT 131
63#define CONFIG_SYS_MAX_FLASH_BANKS 1
Bo Shenb15f4f62014-07-18 16:43:08 +080064#endif
Bo Shen60f3dd32013-05-12 22:40:54 +000065
Bo Shen60f3dd32013-05-12 22:40:54 +000066/* SDRAM */
67#define CONFIG_NR_DRAM_BANKS 1
68#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_DDRCS
69#define CONFIG_SYS_SDRAM_SIZE 0x20000000
70
Bo Shenf92b2982013-11-15 11:12:38 +080071#ifdef CONFIG_SPL_BUILD
72#define CONFIG_SYS_INIT_SP_ADDR 0x310000
73#else
Bo Shen60f3dd32013-05-12 22:40:54 +000074#define CONFIG_SYS_INIT_SP_ADDR \
75 (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE)
Bo Shenf92b2982013-11-15 11:12:38 +080076#endif
Bo Shen60f3dd32013-05-12 22:40:54 +000077
78/* SerialFlash */
Bo Shen60f3dd32013-05-12 22:40:54 +000079
80#ifdef CONFIG_CMD_SF
81#define CONFIG_ATMEL_SPI
Bo Shen60f3dd32013-05-12 22:40:54 +000082#define CONFIG_SF_DEFAULT_SPEED 30000000
83#endif
84
85/* NAND flash */
86#define CONFIG_CMD_NAND
87
88#ifdef CONFIG_CMD_NAND
Bo Shen60f3dd32013-05-12 22:40:54 +000089#define CONFIG_NAND_ATMEL
90#define CONFIG_SYS_MAX_NAND_DEVICE 1
91#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
92/* our ALE is AD21 */
93#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
94/* our CLE is AD22 */
95#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
96#define CONFIG_SYS_NAND_ONFI_DETECTION
97/* PMECC & PMERRLOC */
98#define CONFIG_ATMEL_NAND_HWECC
99#define CONFIG_ATMEL_NAND_HW_PMECC
100#define CONFIG_PMECC_CAP 4
101#define CONFIG_PMECC_SECTOR_SIZE 512
Bo Shen60f3dd32013-05-12 22:40:54 +0000102#define CONFIG_CMD_NAND_TRIMFFS
103#endif
104
105/* Ethernet Hardware */
106#define CONFIG_MACB
107#define CONFIG_RMII
Bo Shen60f3dd32013-05-12 22:40:54 +0000108#define CONFIG_NET_RETRY_COUNT 20
109#define CONFIG_MACB_SEARCH_PHY
Bo Shen6f6afad2013-06-26 10:11:06 +0800110#define CONFIG_RGMII
Bo Shen6f6afad2013-06-26 10:11:06 +0800111#define CONFIG_PHYLIB
112#define CONFIG_PHY_MICREL
113#define CONFIG_PHY_MICREL_KSZ9021
Bo Shen60f3dd32013-05-12 22:40:54 +0000114
115/* MMC */
Bo Shen60f3dd32013-05-12 22:40:54 +0000116
117#ifdef CONFIG_CMD_MMC
118#define CONFIG_MMC
119#define CONFIG_GENERIC_MMC
120#define CONFIG_GENERIC_ATMEL_MCI
121#define ATMEL_BASE_MMCI ATMEL_BASE_MCI0
122#endif
123
124/* USB */
Bo Shen60f3dd32013-05-12 22:40:54 +0000125
126#ifdef CONFIG_CMD_USB
127#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +0800128#define CONFIG_USB_ATMEL_CLK_SEL_UPLL
Bo Shen60f3dd32013-05-12 22:40:54 +0000129#define CONFIG_USB_OHCI_NEW
130#define CONFIG_SYS_USB_OHCI_CPU_INIT
131#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_BASE_OHCI
132#define CONFIG_SYS_USB_OHCI_SLOT_NAME "sama5d3"
133#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
134#define CONFIG_DOS_PARTITION
135#define CONFIG_USB_STORAGE
136#endif
137
Bo Shenf9623df2013-09-11 18:24:51 +0800138/* USB device */
Bo Shenf9623df2013-09-11 18:24:51 +0800139#define CONFIG_USB_ETHER
140#define CONFIG_USB_ETH_RNDIS
141#define CONFIG_USBNET_MANUFACTURER "Atmel SAMA5D3xEK"
142
Bo Shen60f3dd32013-05-12 22:40:54 +0000143#if defined(CONFIG_CMD_USB) || defined(CONFIG_CMD_MMC)
Wu, Josha3dd08e2015-01-20 10:33:32 +0800144#define CONFIG_FAT_WRITE
Bo Shen60f3dd32013-05-12 22:40:54 +0000145#endif
146
147#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
148
149#ifdef CONFIG_SYS_USE_SERIALFLASH
Wu, Josh12e84412015-08-19 19:11:21 +0800150/* override the bootcmd, bootargs and other configuration for spi flash env*/
Bo Shen60f3dd32013-05-12 22:40:54 +0000151#elif CONFIG_SYS_USE_NANDFLASH
Wu, Josh244caf02015-08-19 19:11:20 +0800152/* override the bootcmd, bootargs and other configuration nandflash env */
Bo Shen60f3dd32013-05-12 22:40:54 +0000153#elif CONFIG_SYS_USE_MMC
Wu, Josh8b9c7512015-08-19 19:11:18 +0800154/* override the bootcmd, bootargs and other configuration for sd/mmc env */
Bo Shen60f3dd32013-05-12 22:40:54 +0000155#else
Bo Shenadaa1362013-08-11 14:26:20 +0000156#define CONFIG_ENV_IS_NOWHERE
Bo Shen60f3dd32013-05-12 22:40:54 +0000157#endif
158
Bo Shenf92b2982013-11-15 11:12:38 +0800159/* SPL */
Bo Shenf92b2982013-11-15 11:12:38 +0800160#define CONFIG_SPL_FRAMEWORK
161#define CONFIG_SPL_TEXT_BASE 0x300000
162#define CONFIG_SPL_MAX_SIZE 0x10000
163#define CONFIG_SPL_BSS_START_ADDR 0x20000000
164#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
165#define CONFIG_SYS_SPL_MALLOC_START 0x20080000
166#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
167
168#define CONFIG_SPL_LIBCOMMON_SUPPORT
169#define CONFIG_SPL_LIBGENERIC_SUPPORT
170#define CONFIG_SPL_GPIO_SUPPORT
171#define CONFIG_SPL_SERIAL_SUPPORT
172
173#define CONFIG_SPL_BOARD_INIT
Bo Shen37a36b32014-03-03 14:47:15 +0800174#define CONFIG_SYS_MONITOR_LEN (512 << 10)
175
Bo Shenf92b2982013-11-15 11:12:38 +0800176#ifdef CONFIG_SYS_USE_MMC
Bo Shen83a718d2015-03-04 13:32:57 +0800177#define CONFIG_SPL_LDSCRIPT arch/arm/mach-at91/armv7/u-boot-spl.lds
Bo Shenf92b2982013-11-15 11:12:38 +0800178#define CONFIG_SPL_MMC_SUPPORT
179#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400
180#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x200
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100181#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200182#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shenf92b2982013-11-15 11:12:38 +0800183#define CONFIG_SPL_FAT_SUPPORT
184#define CONFIG_SPL_LIBDISK_SUPPORT
Bo Shen37a36b32014-03-03 14:47:15 +0800185
Bo Shen540c0312014-03-03 14:47:17 +0800186#elif CONFIG_SYS_USE_NANDFLASH
187#define CONFIG_SPL_NAND_SUPPORT
188#define CONFIG_SPL_NAND_DRIVERS
189#define CONFIG_SPL_NAND_BASE
190#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
191#define CONFIG_SYS_NAND_5_ADDR_CYCLE
192#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
193#define CONFIG_SYS_NAND_PAGE_COUNT 64
194#define CONFIG_SYS_NAND_OOBSIZE 64
195#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
196#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0
Andreas Bießmannf52c0192014-05-19 14:23:41 +0200197#define CONFIG_SPL_GENERATE_ATMEL_PMECC_HEADER
Bo Shen540c0312014-03-03 14:47:17 +0800198
Bo Shen37a36b32014-03-03 14:47:15 +0800199#elif CONFIG_SYS_USE_SERIALFLASH
200#define CONFIG_SPL_SPI_SUPPORT
201#define CONFIG_SPL_SPI_FLASH_SUPPORT
202#define CONFIG_SPL_SPI_LOAD
Wu, Josh12e84412015-08-19 19:11:21 +0800203#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
Bo Shen37a36b32014-03-03 14:47:15 +0800204
Bo Shenf92b2982013-11-15 11:12:38 +0800205#endif
206
Bo Shen60f3dd32013-05-12 22:40:54 +0000207#endif