blob: e3fede5df918220e867636067deeb90e587ddc45 [file] [log] [blame]
Stefan Roesea8856e32007-02-20 10:57:08 +01001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefan Roesea8856e32007-02-20 10:57:08 +01008 */
9
10/************************************************************************
11 * katmai.h - configuration for AMCC Katmai (440SPe)
12 ***********************************************************************/
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
Wolfgang Denk09675ef2007-06-20 18:14:24 +020016
Stefan Roesea8856e32007-02-20 10:57:08 +010017/*-----------------------------------------------------------------------
18 * High Level Configuration Options
19 *----------------------------------------------------------------------*/
20#define CONFIG_KATMAI 1 /* Board is Katmai */
Stefan Roesea8856e32007-02-20 10:57:08 +010021#define CONFIG_440 1 /* ... PPC440 family */
22#define CONFIG_440SPE 1 /* Specifc SPe support */
Stefan Roese97251f92010-04-09 14:03:59 +020023#define CONFIG_440SPE_REVA 1 /* Support old Rev A. */
Stefan Roesea8856e32007-02-20 10:57:08 +010024#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
Stefan Roesed4c0b702008-06-06 15:55:03 +020026
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020027#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
28
Stefan Roesed4c0b702008-06-06 15:55:03 +020029/*
Stefan Roese0203a972008-07-09 17:33:57 +020030 * Enable this board for more than 2GB of SDRAM
31 */
Stefan Roese0203a972008-07-09 17:33:57 +020032#define CONFIG_VERY_BIG_RAM
Stefan Roese0203a972008-07-09 17:33:57 +020033
34/*
Stefan Roesed4c0b702008-06-06 15:55:03 +020035 * Include common defines/options for all AMCC eval boards
36 */
37#define CONFIG_HOSTNAME katmai
38#include "amcc-common.h"
Stefan Roesea8856e32007-02-20 10:57:08 +010039
40#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
Stefan Roesea8856e32007-02-20 10:57:08 +010041#undef CONFIG_SHOW_BOOT_PROGRESS
42
43/*-----------------------------------------------------------------------
44 * Base addresses -- Note these are effective addresses where the
45 * actual resources get mapped (not physical addresses)
46 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
Stefan Roesea8856e32007-02-20 10:57:08 +010049
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
51#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
52#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
Stefan Roesea8856e32007-02-20 10:57:08 +010053
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
55#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
56#define CONFIG_SYS_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
Stefan Roesea8856e32007-02-20 10:57:08 +010057
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
59#define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
60#define CONFIG_SYS_PCIE2_CFGBASE 0xc2000000
61#define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
62#define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
63#define CONFIG_SYS_PCIE2_XCFGBASE 0xc3002000
Stefan Roesea8856e32007-02-20 10:57:08 +010064
Stefan Roese7a41bde2007-10-05 09:18:23 +020065/* base address of inbound PCIe window */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
Stefan Roese7a41bde2007-10-05 09:18:23 +020067
Stefan Roesea8856e32007-02-20 10:57:08 +010068/* System RAM mapped to PCI space */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
70#define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
Stefan Roesea8856e32007-02-20 10:57:08 +010071#define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
72
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_ACE_BASE 0xfe000000 /* Xilinx ACE controller - Compact Flash */
Stefan Roesea8856e32007-02-20 10:57:08 +010074
75/*-----------------------------------------------------------------------
76 * Initial RAM & stack pointer (placed in internal SRAM)
77 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_TEMP_STACK_OCM 1
79#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
80#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020081#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Stefan Roesea8856e32007-02-20 10:57:08 +010082
Wolfgang Denk0191e472010-10-26 14:34:52 +020083#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Michael Zaidmanf969a682010-09-20 08:51:53 +020084#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Stefan Roesea8856e32007-02-20 10:57:08 +010085
86/*-----------------------------------------------------------------------
87 * Serial Port
88 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020089#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#undef CONFIG_SYS_EXT_SERIAL_CLOCK
Stefan Roesea8856e32007-02-20 10:57:08 +010091
92/*-----------------------------------------------------------------------
93 * DDR SDRAM
94 *----------------------------------------------------------------------*/
95#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
Stefan Roesebad41112007-03-01 21:11:36 +010096#define SPD_EEPROM_ADDRESS {0x51, 0x52} /* SPD i2c spd addresses*/
Stefan Roese3f7b8612007-03-08 10:07:18 +010097#define CONFIG_DDR_ECC 1 /* with ECC support */
Stefan Roesee3060b02008-01-05 09:12:41 +010098#define CONFIG_DDR_RQDC_FIXED 0x80000038 /* optimal value found by GDA*/
Stefan Roesea8856e32007-02-20 10:57:08 +010099#undef CONFIG_STRESS
Stefan Roesea8856e32007-02-20 10:57:08 +0100100
101/*-----------------------------------------------------------------------
102 * I2C
103 *----------------------------------------------------------------------*/
Dirk Eibach42b204f2013-04-25 02:40:01 +0000104#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
Stefan Roesea8856e32007-02-20 10:57:08 +0100105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_SPD_BUS_NUM 0 /* The I2C bus for SPD */
Stefan Roesea8856e32007-02-20 10:57:08 +0100107
108#define IIC0_BOOTPROM_ADDR 0x50
109#define IIC0_ALT_BOOTPROM_ADDR 0x54
110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_I2C_EEPROM_ADDR (0x50)
112#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
113#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
114#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roesea8856e32007-02-20 10:57:08 +0100115
Stefan Roese57163082009-11-09 14:15:42 +0100116/* I2C bootstrap EEPROM */
117#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
118#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
119#define CONFIG_4xx_CONFIG_BLOCKSIZE 8
120
Stefan Roesea8856e32007-02-20 10:57:08 +0100121/* I2C RTC */
122#define CONFIG_RTC_M41T11 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
124#define CONFIG_SYS_I2C_RTC_ADDR 0x68
125#define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with linux */
Stefan Roesea8856e32007-02-20 10:57:08 +0100126
127/* I2C DTT */
128#define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_DTT_BUS_NUM 1 /* The I2C bus for DTT */
Stefan Roesea8856e32007-02-20 10:57:08 +0100130/*
131 * standard dtt sensor configuration - bottom bit will determine local or
132 * remote sensor of the ADM1021, the rest determines index into
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133 * CONFIG_SYS_DTT_ADM1021 array below.
Stefan Roesea8856e32007-02-20 10:57:08 +0100134 */
135#define CONFIG_DTT_SENSORS { 0, 1 }
136
137/*
138 * ADM1021 temp sensor configuration (see dtt/adm1021.c for details).
139 * there will be one entry in this array for each two (dummy) sensors in
140 * CONFIG_DTT_SENSORS.
141 *
142 * For Katmai board:
143 * - only one ADM1021
144 * - i2c addr 0x18
145 * - conversion rate 0x02 = 0.25 conversions/second
146 * - ALERT ouput disabled
147 * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
148 * - remote temp sensor enabled, min set to 0 deg, max set to 85 deg
149 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_DTT_ADM1021 { { 0x18, 0x02, 0, 1, 0, 85, 1, 0, 58} }
Stefan Roesea8856e32007-02-20 10:57:08 +0100151
152/*-----------------------------------------------------------------------
153 * Environment
154 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200155#define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
Stefan Roesea8856e32007-02-20 10:57:08 +0100156
Stefan Roesed4c0b702008-06-06 15:55:03 +0200157/*
158 * Default environment variables
159 */
Stefan Roesea8856e32007-02-20 10:57:08 +0100160#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200161 CONFIG_AMCC_DEF_ENV \
162 CONFIG_AMCC_DEF_ENV_POWERPC \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200163 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roesef54c7832010-08-03 10:29:50 +0200164 "kernel_addr=ff000000\0" \
165 "fdt_addr=ff1e0000\0" \
166 "ramdisk_addr=ff200000\0" \
Grzegorz Bernacki833e43b2007-09-07 18:35:37 +0200167 "pciconfighost=1\0" \
Stefan Roese89bac402007-10-13 16:43:23 +0200168 "pcie_mode=RP:RP:RP\0" \
Stefan Roesea8856e32007-02-20 10:57:08 +0100169 ""
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500170
171/*
Stefan Roesed4c0b702008-06-06 15:55:03 +0200172 * Commands additional to the ones defined in amcc-common.h
Jon Loeligerca8b5662007-07-04 22:32:51 -0500173 */
Stefan Roese57163082009-11-09 14:15:42 +0100174#define CONFIG_CMD_CHIP_CONFIG
Jon Loeligerca8b5662007-07-04 22:32:51 -0500175#define CONFIG_CMD_DATE
Stefan Roesee3d569b2010-07-22 19:06:14 +0200176#define CONFIG_CMD_ECCTEST
Jon Loeligerca8b5662007-07-04 22:32:51 -0500177#define CONFIG_CMD_PCI
Jon Loeligerca8b5662007-07-04 22:32:51 -0500178#define CONFIG_CMD_SDRAM
Stefan Roesea8856e32007-02-20 10:57:08 +0100179
180#define CONFIG_IBM_EMAC4_V4 1 /* 440SPe has this EMAC version */
Stefan Roesea8856e32007-02-20 10:57:08 +0100181#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
182#define CONFIG_HAS_ETH0
183#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
184#define CONFIG_PHY_RESET_DELAY 1000
185#define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
186#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Stefan Roesea8856e32007-02-20 10:57:08 +0100187
188/*-----------------------------------------------------------------------
189 * FLASH related
190 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200192#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
194#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
Stefan Roesea8856e32007-02-20 10:57:08 +0100195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
197#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
198#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Stefan Roesea8856e32007-02-20 10:57:08 +0100199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#undef CONFIG_SYS_FLASH_CHECKSUM
201#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
202#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roesea8856e32007-02-20 10:57:08 +0100203
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200204#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200206#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roesea8856e32007-02-20 10:57:08 +0100207
208/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200209#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
210#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roesea8856e32007-02-20 10:57:08 +0100211
212/*-----------------------------------------------------------------------
213 * PCI stuff
214 *-----------------------------------------------------------------------
215 */
216/* General PCI */
217#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000218#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Stefan Roesea8856e32007-02-20 10:57:08 +0100219#define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
220#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
Grzegorz Bernacki833e43b2007-09-07 18:35:37 +0200221#define CONFIG_PCI_CONFIG_HOST_BRIDGE
Stefan Roesea8856e32007-02-20 10:57:08 +0100222
223/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
225#undef CONFIG_SYS_PCI_MASTER_INIT
Stefan Roesea8856e32007-02-20 10:57:08 +0100226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
228#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
229/* #define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_DEVICEID */
Stefan Roesea8856e32007-02-20 10:57:08 +0100230
231/*
232 * NETWORK Support (PCI):
233 */
234/* Support for Intel 82557/82559/82559ER chips. */
235#define CONFIG_EEPRO100
236
237/*-----------------------------------------------------------------------
238 * Xilinx System ACE support
239 *----------------------------------------------------------------------*/
240#define CONFIG_SYSTEMACE 1 /* Enable SystemACE support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_SYSTEMACE_WIDTH 16 /* Data bus width is 16 */
242#define CONFIG_SYS_SYSTEMACE_BASE CONFIG_SYS_ACE_BASE
Stefan Roesea8856e32007-02-20 10:57:08 +0100243#define CONFIG_DOS_PARTITION 1
244
245/*-----------------------------------------------------------------------
246 * External Bus Controller (EBC) Setup
247 *----------------------------------------------------------------------*/
248
249/* Memory Bank 0 (Flash) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
Stefan Roesea8856e32007-02-20 10:57:08 +0100251 EBC_BXAP_TWT_ENCODE(7) | \
252 EBC_BXAP_BCE_DISABLE | \
253 EBC_BXAP_BCT_2TRANS | \
254 EBC_BXAP_CSN_ENCODE(0) | \
255 EBC_BXAP_OEN_ENCODE(0) | \
256 EBC_BXAP_WBN_ENCODE(0) | \
257 EBC_BXAP_WBF_ENCODE(0) | \
258 EBC_BXAP_TH_ENCODE(0) | \
259 EBC_BXAP_RE_DISABLED | \
260 EBC_BXAP_SOR_DELAYED | \
261 EBC_BXAP_BEM_WRITEONLY | \
262 EBC_BXAP_PEN_DISABLED)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
Stefan Roesea8856e32007-02-20 10:57:08 +0100264 EBC_BXCR_BS_16MB | \
265 EBC_BXCR_BU_RW | \
266 EBC_BXCR_BW_16BIT)
267
268/* Memory Bank 1 (Xilinx System ACE controller) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
Stefan Roese1eb7a172007-04-19 09:53:52 +0200270 EBC_BXAP_TWT_ENCODE(4) | \
271 EBC_BXAP_BCE_DISABLE | \
272 EBC_BXAP_BCT_2TRANS | \
273 EBC_BXAP_CSN_ENCODE(0) | \
274 EBC_BXAP_OEN_ENCODE(0) | \
275 EBC_BXAP_WBN_ENCODE(0) | \
276 EBC_BXAP_WBF_ENCODE(0) | \
277 EBC_BXAP_TH_ENCODE(0) | \
278 EBC_BXAP_RE_DISABLED | \
279 EBC_BXAP_SOR_NONDELAYED | \
280 EBC_BXAP_BEM_WRITEONLY | \
281 EBC_BXAP_PEN_DISABLED)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_ACE_BASE) | \
Stefan Roesea8856e32007-02-20 10:57:08 +0100283 EBC_BXCR_BS_1MB | \
284 EBC_BXCR_BU_RW | \
285 EBC_BXCR_BW_16BIT)
286
287/*-------------------------------------------------------------------------
288 * Initialize EBC CONFIG -
289 * Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
290 * default value : 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
291 *-------------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_EBC_CFG (EBC_CFG_LE_UNLOCK | \
Stefan Roesea8856e32007-02-20 10:57:08 +0100293 EBC_CFG_PTD_ENABLE | \
294 EBC_CFG_RTC_16PERCLK | \
295 EBC_CFG_ATC_PREVIOUS | \
296 EBC_CFG_DTC_PREVIOUS | \
297 EBC_CFG_CTC_PREVIOUS | \
298 EBC_CFG_OEO_PREVIOUS | \
299 EBC_CFG_EMC_DEFAULT | \
300 EBC_CFG_PME_DISABLE | \
301 EBC_CFG_PR_16)
302
Stefan Roesebad41112007-03-01 21:11:36 +0100303/*-----------------------------------------------------------------------
304 * GPIO Setup
305 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_GPIO_PCIE_PRESENT0 17
307#define CONFIG_SYS_GPIO_PCIE_PRESENT1 21
308#define CONFIG_SYS_GPIO_PCIE_PRESENT2 23
309#define CONFIG_SYS_GPIO_RS232_FORCEOFF 30
Stefan Roesebad41112007-03-01 21:11:36 +0100310
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_PFC0 (GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT0) | \
312 GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT1) | \
313 GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT2) | \
314 GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF))
315#define CONFIG_SYS_GPIO_OR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
316#define CONFIG_SYS_GPIO_TCR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
317#define CONFIG_SYS_GPIO_ODR 0
Stefan Roesebad41112007-03-01 21:11:36 +0100318
Stefan Roesea8856e32007-02-20 10:57:08 +0100319#endif /* __CONFIG_H */