blob: 17422395ad1a33effacf5030058d1d89ab01d9ae [file] [log] [blame]
Hai Pham6c45a3c2024-01-28 16:52:03 +01001// SPDX-License-Identifier: GPL-2.0
2/*
3 * R8A779H0 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2023 Renesas Electronics Corp.
6 *
7 * This file is based on the drivers/pinctrl/renesas/pfc-r8a779a0.c
8 */
9
10#include <dm.h>
11#include <errno.h>
12#include <dm/pinctrl.h>
13#include <linux/bitops.h>
14#include <linux/kernel.h>
15
16#include "sh_pfc.h"
17
18#define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
19
20#define CPU_ALL_GP(fn, sfx) \
21 PORT_GP_CFG_19(0, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
22 PORT_GP_CFG_29(1, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
23 PORT_GP_CFG_1(1, 29, fn, sfx, CFG_FLAGS), \
24 PORT_GP_CFG_16(2, fn, sfx, CFG_FLAGS), \
25 PORT_GP_CFG_1(2, 17, fn, sfx, CFG_FLAGS), \
26 PORT_GP_CFG_1(2, 19, fn, sfx, CFG_FLAGS), \
27 PORT_GP_CFG_13(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
28 PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
29 PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
30 PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
31 PORT_GP_CFG_1(3, 16, fn, sfx, CFG_FLAGS), \
32 PORT_GP_CFG_1(3, 17, fn, sfx, CFG_FLAGS), \
33 PORT_GP_CFG_1(3, 18, fn, sfx, CFG_FLAGS), \
34 PORT_GP_CFG_1(3, 19, fn, sfx, CFG_FLAGS), \
35 PORT_GP_CFG_1(3, 20, fn, sfx, CFG_FLAGS), \
36 PORT_GP_CFG_1(3, 21, fn, sfx, CFG_FLAGS), \
37 PORT_GP_CFG_1(3, 22, fn, sfx, CFG_FLAGS), \
38 PORT_GP_CFG_1(3, 23, fn, sfx, CFG_FLAGS), \
39 PORT_GP_CFG_1(3, 24, fn, sfx, CFG_FLAGS), \
40 PORT_GP_CFG_1(3, 25, fn, sfx, CFG_FLAGS), \
41 PORT_GP_CFG_1(3, 26, fn, sfx, CFG_FLAGS), \
42 PORT_GP_CFG_1(3, 27, fn, sfx, CFG_FLAGS), \
43 PORT_GP_CFG_1(3, 28, fn, sfx, CFG_FLAGS), \
44 PORT_GP_CFG_1(3, 29, fn, sfx, CFG_FLAGS), \
45 PORT_GP_CFG_1(3, 30, fn, sfx, CFG_FLAGS), \
46 PORT_GP_CFG_1(3, 31, fn, sfx, CFG_FLAGS), \
47 PORT_GP_CFG_14(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
48 PORT_GP_CFG_1(4, 14, fn, sfx, CFG_FLAGS), \
49 PORT_GP_CFG_1(4, 15, fn, sfx, CFG_FLAGS), \
50 PORT_GP_CFG_1(4, 21, fn, sfx, CFG_FLAGS), \
51 PORT_GP_CFG_1(4, 23, fn, sfx, CFG_FLAGS), \
52 PORT_GP_CFG_1(4, 24, fn, sfx, CFG_FLAGS), \
53 PORT_GP_CFG_21(5, fn, sfx, CFG_FLAGS), \
54 PORT_GP_CFG_21(6, fn, sfx, CFG_FLAGS), \
55 PORT_GP_CFG_21(7, fn, sfx, CFG_FLAGS)
56
57#define CPU_ALL_NOGP(fn) \
58 PIN_NOGP_CFG(VDDQ_AVB0, "VDDQ_AVB0", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25), \
59 PIN_NOGP_CFG(VDDQ_AVB1, "VDDQ_AVB1", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25), \
60 PIN_NOGP_CFG(VDDQ_AVB2, "VDDQ_AVB2", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_18_25)
61
62/*
63 * F_() : just information
64 * FM() : macro for FN_xxx / xxx_MARK
65 */
66
67/* GPSR0 */
68#define GPSR0_18 F_(MSIOF2_RXD, IP2SR0_11_8)
69#define GPSR0_17 F_(MSIOF2_SCK, IP2SR0_7_4)
70#define GPSR0_16 F_(MSIOF2_TXD, IP2SR0_3_0)
71#define GPSR0_15 F_(MSIOF2_SYNC, IP1SR0_31_28)
72#define GPSR0_14 F_(MSIOF2_SS1, IP1SR0_27_24)
73#define GPSR0_13 F_(MSIOF2_SS2, IP1SR0_23_20)
74#define GPSR0_12 F_(MSIOF5_RXD, IP1SR0_19_16)
75#define GPSR0_11 F_(MSIOF5_SCK, IP1SR0_15_12)
76#define GPSR0_10 F_(MSIOF5_TXD, IP1SR0_11_8)
77#define GPSR0_9 F_(MSIOF5_SYNC, IP1SR0_7_4)
78#define GPSR0_8 F_(MSIOF5_SS1, IP1SR0_3_0)
79#define GPSR0_7 F_(MSIOF5_SS2, IP0SR0_31_28)
80#define GPSR0_6 F_(IRQ0, IP0SR0_27_24)
81#define GPSR0_5 F_(IRQ1, IP0SR0_23_20)
82#define GPSR0_4 F_(IRQ2, IP0SR0_19_16)
83#define GPSR0_3 F_(IRQ3, IP0SR0_15_12)
84#define GPSR0_2 F_(GP0_02, IP0SR0_11_8)
85#define GPSR0_1 F_(GP0_01, IP0SR0_7_4)
86#define GPSR0_0 F_(GP0_00, IP0SR0_3_0)
87
88/* GPSR1 */
89#define GPSR1_29 F_(ERROROUTC_N_A, IP3SR1_23_20)
90#define GPSR1_28 F_(HTX3, IP3SR1_19_16)
91#define GPSR1_27 F_(HCTS3_N, IP3SR1_15_12)
92#define GPSR1_26 F_(HRTS3_N, IP3SR1_11_8)
93#define GPSR1_25 F_(HSCK3, IP3SR1_7_4)
94#define GPSR1_24 F_(HRX3, IP3SR1_3_0)
95#define GPSR1_23 F_(GP1_23, IP2SR1_31_28)
96#define GPSR1_22 F_(AUDIO_CLKIN, IP2SR1_27_24)
97#define GPSR1_21 F_(AUDIO_CLKOUT, IP2SR1_23_20)
98#define GPSR1_20 F_(SSI_SD, IP2SR1_19_16)
99#define GPSR1_19 F_(SSI_WS, IP2SR1_15_12)
100#define GPSR1_18 F_(SSI_SCK, IP2SR1_11_8)
101#define GPSR1_17 F_(SCIF_CLK, IP2SR1_7_4)
102#define GPSR1_16 F_(HRX0, IP2SR1_3_0)
103#define GPSR1_15 F_(HSCK0, IP1SR1_31_28)
104#define GPSR1_14 F_(HRTS0_N, IP1SR1_27_24)
105#define GPSR1_13 F_(HCTS0_N, IP1SR1_23_20)
106#define GPSR1_12 F_(HTX0, IP1SR1_19_16)
107#define GPSR1_11 F_(MSIOF0_RXD, IP1SR1_15_12)
108#define GPSR1_10 F_(MSIOF0_SCK, IP1SR1_11_8)
109#define GPSR1_9 F_(MSIOF0_TXD, IP1SR1_7_4)
110#define GPSR1_8 F_(MSIOF0_SYNC, IP1SR1_3_0)
111#define GPSR1_7 F_(MSIOF0_SS1, IP0SR1_31_28)
112#define GPSR1_6 F_(MSIOF0_SS2, IP0SR1_27_24)
113#define GPSR1_5 F_(MSIOF1_RXD, IP0SR1_23_20)
114#define GPSR1_4 F_(MSIOF1_TXD, IP0SR1_19_16)
115#define GPSR1_3 F_(MSIOF1_SCK, IP0SR1_15_12)
116#define GPSR1_2 F_(MSIOF1_SYNC, IP0SR1_11_8)
117#define GPSR1_1 F_(MSIOF1_SS1, IP0SR1_7_4)
118#define GPSR1_0 F_(MSIOF1_SS2, IP0SR1_3_0)
119
120/* GPSR2 */
121#define GPSR2_19 F_(CANFD1_RX, IP2SR2_15_12)
122#define GPSR2_17 F_(CANFD1_TX, IP2SR2_7_4)
123#define GPSR2_15 F_(CANFD3_RX, IP1SR2_31_28)
124#define GPSR2_14 F_(CANFD3_TX, IP1SR2_27_24)
125#define GPSR2_13 F_(CANFD2_RX, IP1SR2_23_20)
126#define GPSR2_12 F_(CANFD2_TX, IP1SR2_19_16)
127#define GPSR2_11 F_(CANFD0_RX, IP1SR2_15_12)
128#define GPSR2_10 F_(CANFD0_TX, IP1SR2_11_8)
129#define GPSR2_9 F_(CAN_CLK, IP1SR2_7_4)
130#define GPSR2_8 F_(TPU0TO0, IP1SR2_3_0)
131#define GPSR2_7 F_(TPU0TO1, IP0SR2_31_28)
132#define GPSR2_6 F_(FXR_TXDB, IP0SR2_27_24)
133#define GPSR2_5 F_(FXR_TXENB_N_A, IP0SR2_23_20)
134#define GPSR2_4 F_(RXDB_EXTFXR, IP0SR2_19_16)
135#define GPSR2_3 F_(CLK_EXTFXR, IP0SR2_15_12)
136#define GPSR2_2 F_(RXDA_EXTFXR, IP0SR2_11_8)
137#define GPSR2_1 F_(FXR_TXENA_N_A, IP0SR2_7_4)
138#define GPSR2_0 F_(FXR_TXDA, IP0SR2_3_0)
139
140/* GPSR3 */
141#define GPSR3_31 F_(TCLK4, IP3SR3_31_28)
142#define GPSR3_30 F_(TCLK3, IP3SR3_27_24)
143#define GPSR3_29 F_(RPC_INT_N, IP3SR3_23_20)
144#define GPSR3_28 F_(RPC_WP_N, IP3SR3_19_16)
145#define GPSR3_27 F_(RPC_RESET_N, IP3SR3_15_12)
146#define GPSR3_26 F_(QSPI1_IO3, IP3SR3_11_8)
147#define GPSR3_25 F_(QSPI1_SSL, IP3SR3_7_4)
148#define GPSR3_24 F_(QSPI1_IO2, IP3SR3_3_0)
149#define GPSR3_23 F_(QSPI1_MISO_IO1, IP2SR3_31_28)
150#define GPSR3_22 F_(QSPI1_SPCLK, IP2SR3_27_24)
151#define GPSR3_21 F_(QSPI1_MOSI_IO0, IP2SR3_23_20)
152#define GPSR3_20 F_(QSPI0_SPCLK, IP2SR3_19_16)
153#define GPSR3_19 F_(QSPI0_MOSI_IO0, IP2SR3_15_12)
154#define GPSR3_18 F_(QSPI0_MISO_IO1, IP2SR3_11_8)
155#define GPSR3_17 F_(QSPI0_IO2, IP2SR3_7_4)
156#define GPSR3_16 F_(QSPI0_IO3, IP2SR3_3_0)
157#define GPSR3_15 F_(QSPI0_SSL, IP1SR3_31_28)
158#define GPSR3_14 F_(PWM2, IP1SR3_27_24)
159#define GPSR3_13 F_(PWM1, IP1SR3_23_20)
160#define GPSR3_12 F_(SD_WP, IP1SR3_19_16)
161#define GPSR3_11 F_(SD_CD, IP1SR3_15_12)
162#define GPSR3_10 F_(MMC_SD_CMD, IP1SR3_11_8)
163#define GPSR3_9 F_(MMC_D6, IP1SR3_7_4)
164#define GPSR3_8 F_(MMC_D7, IP1SR3_3_0)
165#define GPSR3_7 F_(MMC_D4, IP0SR3_31_28)
166#define GPSR3_6 F_(MMC_D5, IP0SR3_27_24)
167#define GPSR3_5 F_(MMC_SD_D3, IP0SR3_23_20)
168#define GPSR3_4 F_(MMC_DS, IP0SR3_19_16)
169#define GPSR3_3 F_(MMC_SD_CLK, IP0SR3_15_12)
170#define GPSR3_2 F_(MMC_SD_D2, IP0SR3_11_8)
171#define GPSR3_1 F_(MMC_SD_D0, IP0SR3_7_4)
172#define GPSR3_0 F_(MMC_SD_D1, IP0SR3_3_0)
173
174/* GPSR4 */
175#define GPSR4_24 F_(AVS1, IP3SR4_3_0)
176#define GPSR4_23 F_(AVS0, IP2SR4_31_28)
177#define GPSR4_21 F_(PCIE0_CLKREQ_N, IP2SR4_23_20)
178#define GPSR4_15 F_(PWM4, IP1SR4_31_28)
179#define GPSR4_14 F_(PWM3, IP1SR4_27_24)
180#define GPSR4_13 F_(HSCK2, IP1SR4_23_20)
181#define GPSR4_12 F_(HCTS2_N, IP1SR4_19_16)
182#define GPSR4_11 F_(SCIF_CLK2, IP1SR4_15_12)
183#define GPSR4_10 F_(HRTS2_N, IP1SR4_11_8)
184#define GPSR4_9 F_(HTX2, IP1SR4_7_4)
185#define GPSR4_8 F_(HRX2, IP1SR4_3_0)
186#define GPSR4_7 F_(SDA3, IP0SR4_31_28)
187#define GPSR4_6 F_(SCL3, IP0SR4_27_24)
188#define GPSR4_5 F_(SDA2, IP0SR4_23_20)
189#define GPSR4_4 F_(SCL2, IP0SR4_19_16)
190#define GPSR4_3 F_(SDA1, IP0SR4_15_12)
191#define GPSR4_2 F_(SCL1, IP0SR4_11_8)
192#define GPSR4_1 F_(SDA0, IP0SR4_7_4)
193#define GPSR4_0 F_(SCL0, IP0SR4_3_0)
194
195/* GPSR 5 */
196#define GPSR5_20 F_(AVB2_RX_CTL, IP2SR5_19_16)
197#define GPSR5_19 F_(AVB2_TX_CTL, IP2SR5_15_12)
198#define GPSR5_18 F_(AVB2_RXC, IP2SR5_11_8)
199#define GPSR5_17 F_(AVB2_RD0, IP2SR5_7_4)
200#define GPSR5_16 F_(AVB2_TXC, IP2SR5_3_0)
201#define GPSR5_15 F_(AVB2_TD0, IP1SR5_31_28)
202#define GPSR5_14 F_(AVB2_RD1, IP1SR5_27_24)
203#define GPSR5_13 F_(AVB2_RD2, IP1SR5_23_20)
204#define GPSR5_12 F_(AVB2_TD1, IP1SR5_19_16)
205#define GPSR5_11 F_(AVB2_TD2, IP1SR5_15_12)
206#define GPSR5_10 F_(AVB2_MDIO, IP1SR5_11_8)
207#define GPSR5_9 F_(AVB2_RD3, IP1SR5_7_4)
208#define GPSR5_8 F_(AVB2_TD3, IP1SR5_3_0)
209#define GPSR5_7 F_(AVB2_TXCREFCLK, IP0SR5_31_28)
210#define GPSR5_6 F_(AVB2_MDC, IP0SR5_27_24)
211#define GPSR5_5 F_(AVB2_MAGIC, IP0SR5_23_20)
212#define GPSR5_4 F_(AVB2_PHY_INT, IP0SR5_19_16)
213#define GPSR5_3 F_(AVB2_LINK, IP0SR5_15_12)
214#define GPSR5_2 F_(AVB2_AVTP_MATCH, IP0SR5_11_8)
215#define GPSR5_1 F_(AVB2_AVTP_CAPTURE, IP0SR5_7_4)
216#define GPSR5_0 F_(AVB2_AVTP_PPS, IP0SR5_3_0)
217
218/* GPSR 6 */
219#define GPSR6_20 F_(AVB1_TXCREFCLK, IP2SR6_19_16)
220#define GPSR6_19 F_(AVB1_RD3, IP2SR6_15_12)
221#define GPSR6_18 F_(AVB1_TD3, IP2SR6_11_8)
222#define GPSR6_17 F_(AVB1_RD2, IP2SR6_7_4)
223#define GPSR6_16 F_(AVB1_TD2, IP2SR6_3_0)
224#define GPSR6_15 F_(AVB1_RD0, IP1SR6_31_28)
225#define GPSR6_14 F_(AVB1_RD1, IP1SR6_27_24)
226#define GPSR6_13 F_(AVB1_TD0, IP1SR6_23_20)
227#define GPSR6_12 F_(AVB1_TD1, IP1SR6_19_16)
228#define GPSR6_11 F_(AVB1_AVTP_CAPTURE, IP1SR6_15_12)
229#define GPSR6_10 F_(AVB1_AVTP_PPS, IP1SR6_11_8)
230#define GPSR6_9 F_(AVB1_RX_CTL, IP1SR6_7_4)
231#define GPSR6_8 F_(AVB1_RXC, IP1SR6_3_0)
232#define GPSR6_7 F_(AVB1_TX_CTL, IP0SR6_31_28)
233#define GPSR6_6 F_(AVB1_TXC, IP0SR6_27_24)
234#define GPSR6_5 F_(AVB1_AVTP_MATCH, IP0SR6_23_20)
235#define GPSR6_4 F_(AVB1_LINK, IP0SR6_19_16)
236#define GPSR6_3 F_(AVB1_PHY_INT, IP0SR6_15_12)
237#define GPSR6_2 F_(AVB1_MDC, IP0SR6_11_8)
238#define GPSR6_1 F_(AVB1_MAGIC, IP0SR6_7_4)
239#define GPSR6_0 F_(AVB1_MDIO, IP0SR6_3_0)
240
241/* GPSR7 */
242#define GPSR7_20 F_(AVB0_RX_CTL, IP2SR7_19_16)
243#define GPSR7_19 F_(AVB0_RXC, IP2SR7_15_12)
244#define GPSR7_18 F_(AVB0_RD0, IP2SR7_11_8)
245#define GPSR7_17 F_(AVB0_RD1, IP2SR7_7_4)
246#define GPSR7_16 F_(AVB0_TX_CTL, IP2SR7_3_0)
247#define GPSR7_15 F_(AVB0_TXC, IP1SR7_31_28)
248#define GPSR7_14 F_(AVB0_MDIO, IP1SR7_27_24)
249#define GPSR7_13 F_(AVB0_MDC, IP1SR7_23_20)
250#define GPSR7_12 F_(AVB0_RD2, IP1SR7_19_16)
251#define GPSR7_11 F_(AVB0_TD0, IP1SR7_15_12)
252#define GPSR7_10 F_(AVB0_MAGIC, IP1SR7_11_8)
253#define GPSR7_9 F_(AVB0_TXCREFCLK, IP1SR7_7_4)
254#define GPSR7_8 F_(AVB0_RD3, IP1SR7_3_0)
255#define GPSR7_7 F_(AVB0_TD1, IP0SR7_31_28)
256#define GPSR7_6 F_(AVB0_TD2, IP0SR7_27_24)
257#define GPSR7_5 F_(AVB0_PHY_INT, IP0SR7_23_20)
258#define GPSR7_4 F_(AVB0_LINK, IP0SR7_19_16)
259#define GPSR7_3 F_(AVB0_TD3, IP0SR7_15_12)
260#define GPSR7_2 F_(AVB0_AVTP_MATCH, IP0SR7_11_8)
261#define GPSR7_1 F_(AVB0_AVTP_CAPTURE, IP0SR7_7_4)
262#define GPSR7_0 F_(AVB0_AVTP_PPS, IP0SR7_3_0)
263
264
265/* SR0 */
266/* IP0SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
267#define IP0SR0_3_0 F_(0, 0) FM(ERROROUTC_N_B) FM(TCLK2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268#define IP0SR0_7_4 F_(0, 0) FM(MSIOF3_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269#define IP0SR0_11_8 F_(0, 0) FM(MSIOF3_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270#define IP0SR0_15_12 FM(IRQ3) FM(MSIOF3_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271#define IP0SR0_19_16 FM(IRQ2) FM(MSIOF3_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272#define IP0SR0_23_20 FM(IRQ1) FM(MSIOF3_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273#define IP0SR0_27_24 FM(IRQ0) FM(MSIOF3_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274#define IP0SR0_31_28 FM(MSIOF5_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
275
276/* IP1SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
277#define IP1SR0_3_0 FM(MSIOF5_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278#define IP1SR0_7_4 FM(MSIOF5_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279#define IP1SR0_11_8 FM(MSIOF5_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280#define IP1SR0_15_12 FM(MSIOF5_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281#define IP1SR0_19_16 FM(MSIOF5_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282#define IP1SR0_23_20 FM(MSIOF2_SS2) FM(TCLK1_A) FM(IRQ2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283#define IP1SR0_27_24 FM(MSIOF2_SS1) FM(HTX1_A) FM(TX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284#define IP1SR0_31_28 FM(MSIOF2_SYNC) FM(HRX1_A) FM(RX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285
286/* IP2SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
287#define IP2SR0_3_0 FM(MSIOF2_TXD) FM(HCTS1_N_A) FM(CTS1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288#define IP2SR0_7_4 FM(MSIOF2_SCK) FM(HRTS1_N_A) FM(RTS1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289#define IP2SR0_11_8 FM(MSIOF2_RXD) FM(HSCK1_A) FM(SCK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290
291/* SR1 */
292/* IP0SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
293#define IP0SR1_3_0 FM(MSIOF1_SS2) FM(HTX3_B) FM(TX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294#define IP0SR1_7_4 FM(MSIOF1_SS1) FM(HCTS3_N_B) FM(RX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295#define IP0SR1_11_8 FM(MSIOF1_SYNC) FM(HRTS3_N_B) FM(RTS3_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296#define IP0SR1_15_12 FM(MSIOF1_SCK) FM(HSCK3_B) FM(CTS3_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297#define IP0SR1_19_16 FM(MSIOF1_TXD) FM(HRX3_B) FM(SCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298#define IP0SR1_23_20 FM(MSIOF1_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299#define IP0SR1_27_24 FM(MSIOF0_SS2) FM(HTX1_B) FM(TX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300#define IP0SR1_31_28 FM(MSIOF0_SS1) FM(HRX1_B) FM(RX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301
302/* IP1SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
303#define IP1SR1_3_0 FM(MSIOF0_SYNC) FM(HCTS1_N_B) FM(CTS1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304#define IP1SR1_7_4 FM(MSIOF0_TXD) FM(HRTS1_N_B) FM(RTS1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305#define IP1SR1_11_8 FM(MSIOF0_SCK) FM(HSCK1_B) FM(SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306#define IP1SR1_15_12 FM(MSIOF0_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307#define IP1SR1_19_16 FM(HTX0) FM(TX0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308#define IP1SR1_23_20 FM(HCTS0_N) FM(CTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309#define IP1SR1_27_24 FM(HRTS0_N) FM(RTS0_N) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310#define IP1SR1_31_28 FM(HSCK0) FM(SCK0) FM(PWM0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311
312/* IP2SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
313#define IP2SR1_3_0 FM(HRX0) FM(RX0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314#define IP2SR1_7_4 FM(SCIF_CLK) FM(IRQ4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
315#define IP2SR1_11_8 FM(SSI_SCK) FM(TCLK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316#define IP2SR1_15_12 FM(SSI_WS) FM(TCLK4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317#define IP2SR1_19_16 FM(SSI_SD) FM(IRQ0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
318#define IP2SR1_23_20 FM(AUDIO_CLKOUT) FM(IRQ1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
319#define IP2SR1_27_24 FM(AUDIO_CLKIN) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320#define IP2SR1_31_28 F_(0, 0) FM(TCLK2_A) FM(MSIOF4_SS1) FM(IRQ3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321
322/* IP3SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
323#define IP3SR1_3_0 FM(HRX3_A) FM(SCK3_A) FM(MSIOF4_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324#define IP3SR1_7_4 FM(HSCK3_A) FM(CTS3_N_A) FM(MSIOF4_SCK) FM(TPU0TO0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325#define IP3SR1_11_8 FM(HRTS3_N_A) FM(RTS3_N_A) FM(MSIOF4_TXD) FM(TPU0TO1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326#define IP3SR1_15_12 FM(HCTS3_N_A) FM(RX3_A) FM(MSIOF4_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327#define IP3SR1_19_16 FM(HTX3_A) FM(TX3_A) FM(MSIOF4_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328#define IP3SR1_23_20 FM(ERROROUTC_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329
330/* SR2 */
331/* IP0SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
332#define IP0SR2_3_0 FM(FXR_TXDA) F_(0, 0) FM(TPU0TO2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333#define IP0SR2_7_4 FM(FXR_TXENA_N_A) F_(0, 0) FM(TPU0TO3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
334#define IP0SR2_11_8 FM(RXDA_EXTFXR) F_(0, 0) FM(IRQ5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
335#define IP0SR2_15_12 FM(CLK_EXTFXR) F_(0, 0) FM(IRQ4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
336#define IP0SR2_19_16 FM(RXDB_EXTFXR) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337#define IP0SR2_23_20 FM(FXR_TXENB_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338#define IP0SR2_27_24 FM(FXR_TXDB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339#define IP0SR2_31_28 FM(TPU0TO1_A) F_(0, 0) F_(0, 0) FM(TCLK2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340
341/* IP1SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
342#define IP1SR2_3_0 FM(TPU0TO0_A) F_(0, 0) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
343#define IP1SR2_7_4 FM(CAN_CLK) FM(FXR_TXENA_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
344#define IP1SR2_11_8 FM(CANFD0_TX) FM(FXR_TXENB_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345#define IP1SR2_15_12 FM(CANFD0_RX) FM(STPWT_EXTFXR) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346#define IP1SR2_19_16 FM(CANFD2_TX) FM(TPU0TO2_A) F_(0, 0) FM(TCLK3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347#define IP1SR2_23_20 FM(CANFD2_RX) FM(TPU0TO3_A) FM(PWM1_B) FM(TCLK4_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
348#define IP1SR2_27_24 FM(CANFD3_TX) F_(0, 0) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
349#define IP1SR2_31_28 FM(CANFD3_RX) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
350
351/* IP2SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
352#define IP2SR2_7_4 FM(CANFD1_TX) F_(0, 0) FM(PWM1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
353#define IP2SR2_15_12 FM(CANFD1_RX) F_(0, 0) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
354
355/* SR3 */
356/* IP0SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
357#define IP0SR3_3_0 FM(MMC_SD_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
358#define IP0SR3_7_4 FM(MMC_SD_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359#define IP0SR3_11_8 FM(MMC_SD_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360#define IP0SR3_15_12 FM(MMC_SD_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
361#define IP0SR3_19_16 FM(MMC_DS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
362#define IP0SR3_23_20 FM(MMC_SD_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
363#define IP0SR3_27_24 FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
364#define IP0SR3_31_28 FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
365
366/* IP1SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
367#define IP1SR3_3_0 FM(MMC_D7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
368#define IP1SR3_7_4 FM(MMC_D6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
369#define IP1SR3_11_8 FM(MMC_SD_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
370#define IP1SR3_15_12 FM(SD_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
371#define IP1SR3_19_16 FM(SD_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
372#define IP1SR3_23_20 FM(PWM1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
373#define IP1SR3_27_24 FM(PWM2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
374#define IP1SR3_31_28 FM(QSPI0_SSL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
375
376/* IP2SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
377#define IP2SR3_3_0 FM(QSPI0_IO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
378#define IP2SR3_7_4 FM(QSPI0_IO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
379#define IP2SR3_11_8 FM(QSPI0_MISO_IO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
380#define IP2SR3_15_12 FM(QSPI0_MOSI_IO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
381#define IP2SR3_19_16 FM(QSPI0_SPCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
382#define IP2SR3_23_20 FM(QSPI1_MOSI_IO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
383#define IP2SR3_27_24 FM(QSPI1_SPCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
384#define IP2SR3_31_28 FM(QSPI1_MISO_IO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
385
386/* IP3SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
387#define IP3SR3_3_0 FM(QSPI1_IO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
388#define IP3SR3_7_4 FM(QSPI1_SSL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
389#define IP3SR3_11_8 FM(QSPI1_IO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
390#define IP3SR3_15_12 FM(RPC_RESET_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
391#define IP3SR3_19_16 FM(RPC_WP_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
392#define IP3SR3_23_20 FM(RPC_INT_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
393#define IP3SR3_27_24 FM(TCLK3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
394#define IP3SR3_31_28 FM(TCLK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
395
396/* SR4 */
397/* IP0SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
398#define IP0SR4_3_0 FM(SCL0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
399#define IP0SR4_7_4 FM(SDA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
400#define IP0SR4_11_8 FM(SCL1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
401#define IP0SR4_15_12 FM(SDA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
402#define IP0SR4_19_16 FM(SCL2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
403#define IP0SR4_23_20 FM(SDA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
404#define IP0SR4_27_24 FM(SCL3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
405#define IP0SR4_31_28 FM(SDA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
406
407/* IP1SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
408#define IP1SR4_3_0 FM(HRX2) FM(SCK4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
409#define IP1SR4_7_4 FM(HTX2) FM(CTS4_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
410#define IP1SR4_11_8 FM(HRTS2_N) FM(RTS4_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
411#define IP1SR4_15_12 FM(SCIF_CLK2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
412#define IP1SR4_19_16 FM(HCTS2_N) FM(TX4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
413#define IP1SR4_23_20 FM(HSCK2) FM(RX4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
414#define IP1SR4_27_24 FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
415#define IP1SR4_31_28 FM(PWM4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
416
417/* IP2SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
418#define IP2SR4_23_20 FM(PCIE0_CLKREQ_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
419#define IP2SR4_31_28 FM(AVS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
420
421/* IP3SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
422#define IP3SR4_3_0 FM(AVS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
423
424/* SR5 */
425/* IP0SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
426#define IP0SR5_3_0 FM(AVB2_AVTP_PPS) FM(Ether_GPTP_PPS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
427#define IP0SR5_7_4 FM(AVB2_AVTP_CAPTURE) FM(Ether_GPTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
428#define IP0SR5_11_8 FM(AVB2_AVTP_MATCH) FM(Ether_GPTP_MATCH) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
429#define IP0SR5_15_12 FM(AVB2_LINK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
430#define IP0SR5_19_16 FM(AVB2_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
431#define IP0SR5_23_20 FM(AVB2_MAGIC) FM(Ether_GPTP_PPS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
432#define IP0SR5_27_24 FM(AVB2_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
433#define IP0SR5_31_28 FM(AVB2_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
434
435/* IP1SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
436#define IP1SR5_3_0 FM(AVB2_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
437#define IP1SR5_7_4 FM(AVB2_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
438#define IP1SR5_11_8 FM(AVB2_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
439#define IP1SR5_15_12 FM(AVB2_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
440#define IP1SR5_19_16 FM(AVB2_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
441#define IP1SR5_23_20 FM(AVB2_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
442#define IP1SR5_27_24 FM(AVB2_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
443#define IP1SR5_31_28 FM(AVB2_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
444
445/* IP2SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
446#define IP2SR5_3_0 FM(AVB2_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
447#define IP2SR5_7_4 FM(AVB2_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
448#define IP2SR5_11_8 FM(AVB2_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
449#define IP2SR5_15_12 FM(AVB2_TX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
450#define IP2SR5_19_16 FM(AVB2_RX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
451
452/* SR6 */
453/* IP0SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
454#define IP0SR6_3_0 FM(AVB1_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
455#define IP0SR6_7_4 FM(AVB1_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
456#define IP0SR6_11_8 FM(AVB1_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
457#define IP0SR6_15_12 FM(AVB1_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
458#define IP0SR6_19_16 FM(AVB1_LINK) FM(AVB1_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
459#define IP0SR6_23_20 FM(AVB1_AVTP_MATCH) FM(AVB1_MII_RX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
460#define IP0SR6_27_24 FM(AVB1_TXC) FM(AVB1_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
461#define IP0SR6_31_28 FM(AVB1_TX_CTL) FM(AVB1_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
462
463/* IP1SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
464#define IP1SR6_3_0 FM(AVB1_RXC) FM(AVB1_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
465#define IP1SR6_7_4 FM(AVB1_RX_CTL) FM(AVB1_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
466#define IP1SR6_11_8 FM(AVB1_AVTP_PPS) FM(AVB1_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
467#define IP1SR6_15_12 FM(AVB1_AVTP_CAPTURE) FM(AVB1_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
468#define IP1SR6_19_16 FM(AVB1_TD1) FM(AVB1_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
469#define IP1SR6_23_20 FM(AVB1_TD0) FM(AVB1_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
470#define IP1SR6_27_24 FM(AVB1_RD1) FM(AVB1_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
471#define IP1SR6_31_28 FM(AVB1_RD0) FM(AVB1_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
472
473/* IP2SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
474#define IP2SR6_3_0 FM(AVB1_TD2) FM(AVB1_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
475#define IP2SR6_7_4 FM(AVB1_RD2) FM(AVB1_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
476#define IP2SR6_11_8 FM(AVB1_TD3) FM(AVB1_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
477#define IP2SR6_15_12 FM(AVB1_RD3) FM(AVB1_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
478#define IP2SR6_19_16 FM(AVB1_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
479
480/* SR7 */
481/* IP0SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
482#define IP0SR7_3_0 FM(AVB0_AVTP_PPS) FM(AVB0_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
483#define IP0SR7_7_4 FM(AVB0_AVTP_CAPTURE) FM(AVB0_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
484#define IP0SR7_11_8 FM(AVB0_AVTP_MATCH) FM(AVB0_MII_RX_ER) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
485#define IP0SR7_15_12 FM(AVB0_TD3) FM(AVB0_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
486#define IP0SR7_19_16 FM(AVB0_LINK) FM(AVB0_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
487#define IP0SR7_23_20 FM(AVB0_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
488#define IP0SR7_27_24 FM(AVB0_TD2) FM(AVB0_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
489#define IP0SR7_31_28 FM(AVB0_TD1) FM(AVB0_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
490
491/* IP1SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
492#define IP1SR7_3_0 FM(AVB0_RD3) FM(AVB0_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
493#define IP1SR7_7_4 FM(AVB0_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
494#define IP1SR7_11_8 FM(AVB0_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
495#define IP1SR7_15_12 FM(AVB0_TD0) FM(AVB0_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
496#define IP1SR7_19_16 FM(AVB0_RD2) FM(AVB0_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
497#define IP1SR7_23_20 FM(AVB0_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
498#define IP1SR7_27_24 FM(AVB0_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
499#define IP1SR7_31_28 FM(AVB0_TXC) FM(AVB0_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
500
501/* IP2SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
502#define IP2SR7_3_0 FM(AVB0_TX_CTL) FM(AVB0_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
503#define IP2SR7_7_4 FM(AVB0_RD1) FM(AVB0_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
504#define IP2SR7_11_8 FM(AVB0_RD0) FM(AVB0_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
505#define IP2SR7_15_12 FM(AVB0_RXC) FM(AVB0_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
506#define IP2SR7_19_16 FM(AVB0_RX_CTL) FM(AVB0_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
507
508#define PINMUX_GPSR \
509 GPSR3_31 \
510 GPSR3_30 \
511 GPSR1_29 GPSR3_29 \
512 GPSR1_28 GPSR3_28 \
513 GPSR1_27 GPSR3_27 \
514 GPSR1_26 GPSR3_26 \
515 GPSR1_25 GPSR3_25 \
516 GPSR1_24 GPSR3_24 GPSR4_24 \
517 GPSR1_23 GPSR3_23 GPSR4_23 \
518 GPSR1_22 GPSR3_22 \
519 GPSR1_21 GPSR3_21 GPSR4_21 \
520 GPSR1_20 GPSR3_20 GPSR5_20 GPSR6_20 GPSR7_20 \
521 GPSR1_19 GPSR2_19 GPSR3_19 GPSR5_19 GPSR6_19 GPSR7_19 \
522GPSR0_18 GPSR1_18 GPSR3_18 GPSR5_18 GPSR6_18 GPSR7_18 \
523GPSR0_17 GPSR1_17 GPSR2_17 GPSR3_17 GPSR5_17 GPSR6_17 GPSR7_17 \
524GPSR0_16 GPSR1_16 GPSR3_16 GPSR5_16 GPSR6_16 GPSR7_16 \
525GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 GPSR7_15 \
526GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 GPSR7_14 \
527GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 GPSR7_13 \
528GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 GPSR7_12 \
529GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 GPSR7_11 \
530GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 GPSR7_10 \
531GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 GPSR7_9 \
532GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 GPSR7_8 \
533GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 GPSR7_7 \
534GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 GPSR7_6 \
535GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 GPSR7_5 \
536GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 GPSR7_4 \
537GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
538GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
539GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
540GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
541
542#define PINMUX_IPSR \
543\
544FM(IP0SR0_3_0) IP0SR0_3_0 FM(IP1SR0_3_0) IP1SR0_3_0 FM(IP2SR0_3_0) IP2SR0_3_0 \
545FM(IP0SR0_7_4) IP0SR0_7_4 FM(IP1SR0_7_4) IP1SR0_7_4 FM(IP2SR0_7_4) IP2SR0_7_4 \
546FM(IP0SR0_11_8) IP0SR0_11_8 FM(IP1SR0_11_8) IP1SR0_11_8 FM(IP2SR0_11_8) IP2SR0_11_8 \
547FM(IP0SR0_15_12) IP0SR0_15_12 FM(IP1SR0_15_12) IP1SR0_15_12 \
548FM(IP0SR0_19_16) IP0SR0_19_16 FM(IP1SR0_19_16) IP1SR0_19_16 \
549FM(IP0SR0_23_20) IP0SR0_23_20 FM(IP1SR0_23_20) IP1SR0_23_20 \
550FM(IP0SR0_27_24) IP0SR0_27_24 FM(IP1SR0_27_24) IP1SR0_27_24 \
551FM(IP0SR0_31_28) IP0SR0_31_28 FM(IP1SR0_31_28) IP1SR0_31_28 \
552\
553FM(IP0SR1_3_0) IP0SR1_3_0 FM(IP1SR1_3_0) IP1SR1_3_0 FM(IP2SR1_3_0) IP2SR1_3_0 FM(IP3SR1_3_0) IP3SR1_3_0 \
554FM(IP0SR1_7_4) IP0SR1_7_4 FM(IP1SR1_7_4) IP1SR1_7_4 FM(IP2SR1_7_4) IP2SR1_7_4 FM(IP3SR1_7_4) IP3SR1_7_4 \
555FM(IP0SR1_11_8) IP0SR1_11_8 FM(IP1SR1_11_8) IP1SR1_11_8 FM(IP2SR1_11_8) IP2SR1_11_8 FM(IP3SR1_11_8) IP3SR1_11_8 \
556FM(IP0SR1_15_12) IP0SR1_15_12 FM(IP1SR1_15_12) IP1SR1_15_12 FM(IP2SR1_15_12) IP2SR1_15_12 FM(IP3SR1_15_12) IP3SR1_15_12 \
557FM(IP0SR1_19_16) IP0SR1_19_16 FM(IP1SR1_19_16) IP1SR1_19_16 FM(IP2SR1_19_16) IP2SR1_19_16 FM(IP3SR1_19_16) IP3SR1_19_16 \
558FM(IP0SR1_23_20) IP0SR1_23_20 FM(IP1SR1_23_20) IP1SR1_23_20 FM(IP2SR1_23_20) IP2SR1_23_20 FM(IP3SR1_23_20) IP3SR1_23_20 \
559FM(IP0SR1_27_24) IP0SR1_27_24 FM(IP1SR1_27_24) IP1SR1_27_24 FM(IP2SR1_27_24) IP2SR1_27_24 \
560FM(IP0SR1_31_28) IP0SR1_31_28 FM(IP1SR1_31_28) IP1SR1_31_28 FM(IP2SR1_31_28) IP2SR1_31_28 \
561\
562FM(IP0SR2_3_0) IP0SR2_3_0 FM(IP1SR2_3_0) IP1SR2_3_0 \
563FM(IP0SR2_7_4) IP0SR2_7_4 FM(IP1SR2_7_4) IP1SR2_7_4 FM(IP2SR2_7_4) IP2SR2_7_4 \
564FM(IP0SR2_11_8) IP0SR2_11_8 FM(IP1SR2_11_8) IP1SR2_11_8 \
565FM(IP0SR2_15_12) IP0SR2_15_12 FM(IP1SR2_15_12) IP1SR2_15_12 FM(IP2SR2_15_12) IP2SR2_15_12 \
566FM(IP0SR2_19_16) IP0SR2_19_16 FM(IP1SR2_19_16) IP1SR2_19_16 \
567FM(IP0SR2_23_20) IP0SR2_23_20 FM(IP1SR2_23_20) IP1SR2_23_20 \
568FM(IP0SR2_27_24) IP0SR2_27_24 FM(IP1SR2_27_24) IP1SR2_27_24 \
569FM(IP0SR2_31_28) IP0SR2_31_28 FM(IP1SR2_31_28) IP1SR2_31_28 \
570\
571FM(IP0SR3_3_0) IP0SR3_3_0 FM(IP1SR3_3_0) IP1SR3_3_0 FM(IP2SR3_3_0) IP2SR3_3_0 FM(IP3SR3_3_0) IP3SR3_3_0 \
572FM(IP0SR3_7_4) IP0SR3_7_4 FM(IP1SR3_7_4) IP1SR3_7_4 FM(IP2SR3_7_4) IP2SR3_7_4 FM(IP3SR3_7_4) IP3SR3_7_4 \
573FM(IP0SR3_11_8) IP0SR3_11_8 FM(IP1SR3_11_8) IP1SR3_11_8 FM(IP2SR3_11_8) IP2SR3_11_8 FM(IP3SR3_11_8) IP3SR3_11_8 \
574FM(IP0SR3_15_12) IP0SR3_15_12 FM(IP1SR3_15_12) IP1SR3_15_12 FM(IP2SR3_15_12) IP2SR3_15_12 FM(IP3SR3_15_12) IP3SR3_15_12 \
575FM(IP0SR3_19_16) IP0SR3_19_16 FM(IP1SR3_19_16) IP1SR3_19_16 FM(IP2SR3_19_16) IP2SR3_19_16 FM(IP3SR3_19_16) IP3SR3_19_16 \
576FM(IP0SR3_23_20) IP0SR3_23_20 FM(IP1SR3_23_20) IP1SR3_23_20 FM(IP2SR3_23_20) IP2SR3_23_20 FM(IP3SR3_23_20) IP3SR3_23_20 \
577FM(IP0SR3_27_24) IP0SR3_27_24 FM(IP1SR3_27_24) IP1SR3_27_24 FM(IP2SR3_27_24) IP2SR3_27_24 FM(IP3SR3_27_24) IP3SR3_27_24 \
578FM(IP0SR3_31_28) IP0SR3_31_28 FM(IP1SR3_31_28) IP1SR3_31_28 FM(IP2SR3_31_28) IP2SR3_31_28 FM(IP3SR3_31_28) IP3SR3_31_28 \
579\
580FM(IP0SR4_3_0) IP0SR4_3_0 FM(IP1SR4_3_0) IP1SR4_3_0 FM(IP3SR4_3_0) IP3SR4_3_0 \
581FM(IP0SR4_7_4) IP0SR4_7_4 FM(IP1SR4_7_4) IP1SR4_7_4 \
582FM(IP0SR4_11_8) IP0SR4_11_8 FM(IP1SR4_11_8) IP1SR4_11_8 \
583FM(IP0SR4_15_12) IP0SR4_15_12 FM(IP1SR4_15_12) IP1SR4_15_12 \
584FM(IP0SR4_19_16) IP0SR4_19_16 FM(IP1SR4_19_16) IP1SR4_19_16 \
585FM(IP0SR4_23_20) IP0SR4_23_20 FM(IP1SR4_23_20) IP1SR4_23_20 FM(IP2SR4_23_20) IP2SR4_23_20 \
586FM(IP0SR4_27_24) IP0SR4_27_24 FM(IP1SR4_27_24) IP1SR4_27_24 \
587FM(IP0SR4_31_28) IP0SR4_31_28 FM(IP1SR4_31_28) IP1SR4_31_28 FM(IP2SR4_31_28) IP2SR4_31_28 \
588\
589FM(IP0SR5_3_0) IP0SR5_3_0 FM(IP1SR5_3_0) IP1SR5_3_0 FM(IP2SR5_3_0) IP2SR5_3_0 \
590FM(IP0SR5_7_4) IP0SR5_7_4 FM(IP1SR5_7_4) IP1SR5_7_4 FM(IP2SR5_7_4) IP2SR5_7_4 \
591FM(IP0SR5_11_8) IP0SR5_11_8 FM(IP1SR5_11_8) IP1SR5_11_8 FM(IP2SR5_11_8) IP2SR5_11_8 \
592FM(IP0SR5_15_12) IP0SR5_15_12 FM(IP1SR5_15_12) IP1SR5_15_12 FM(IP2SR5_15_12) IP2SR5_15_12 \
593FM(IP0SR5_19_16) IP0SR5_19_16 FM(IP1SR5_19_16) IP1SR5_19_16 FM(IP2SR5_19_16) IP2SR5_19_16 \
594FM(IP0SR5_23_20) IP0SR5_23_20 FM(IP1SR5_23_20) IP1SR5_23_20 \
595FM(IP0SR5_27_24) IP0SR5_27_24 FM(IP1SR5_27_24) IP1SR5_27_24 \
596FM(IP0SR5_31_28) IP0SR5_31_28 FM(IP1SR5_31_28) IP1SR5_31_28 \
597\
598FM(IP0SR6_3_0) IP0SR6_3_0 FM(IP1SR6_3_0) IP1SR6_3_0 FM(IP2SR6_3_0) IP2SR6_3_0 \
599FM(IP0SR6_7_4) IP0SR6_7_4 FM(IP1SR6_7_4) IP1SR6_7_4 FM(IP2SR6_7_4) IP2SR6_7_4 \
600FM(IP0SR6_11_8) IP0SR6_11_8 FM(IP1SR6_11_8) IP1SR6_11_8 FM(IP2SR6_11_8) IP2SR6_11_8 \
601FM(IP0SR6_15_12) IP0SR6_15_12 FM(IP1SR6_15_12) IP1SR6_15_12 FM(IP2SR6_15_12) IP2SR6_15_12 \
602FM(IP0SR6_19_16) IP0SR6_19_16 FM(IP1SR6_19_16) IP1SR6_19_16 FM(IP2SR6_19_16) IP2SR6_19_16 \
603FM(IP0SR6_23_20) IP0SR6_23_20 FM(IP1SR6_23_20) IP1SR6_23_20 \
604FM(IP0SR6_27_24) IP0SR6_27_24 FM(IP1SR6_27_24) IP1SR6_27_24 \
605FM(IP0SR6_31_28) IP0SR6_31_28 FM(IP1SR6_31_28) IP1SR6_31_28 \
606\
607FM(IP0SR7_3_0) IP0SR7_3_0 FM(IP1SR7_3_0) IP1SR7_3_0 FM(IP2SR7_3_0) IP2SR7_3_0 \
608FM(IP0SR7_7_4) IP0SR7_7_4 FM(IP1SR7_7_4) IP1SR7_7_4 FM(IP2SR7_7_4) IP2SR7_7_4 \
609FM(IP0SR7_11_8) IP0SR7_11_8 FM(IP1SR7_11_8) IP1SR7_11_8 FM(IP2SR7_11_8) IP2SR7_11_8 \
610FM(IP0SR7_15_12) IP0SR7_15_12 FM(IP1SR7_15_12) IP1SR7_15_12 FM(IP2SR7_15_12) IP2SR7_15_12 \
611FM(IP0SR7_19_16) IP0SR7_19_16 FM(IP1SR7_19_16) IP1SR7_19_16 FM(IP2SR7_19_16) IP2SR7_19_16 \
612FM(IP0SR7_23_20) IP0SR7_23_20 FM(IP1SR7_23_20) IP1SR7_23_20 \
613FM(IP0SR7_27_24) IP0SR7_27_24 FM(IP1SR7_27_24) IP1SR7_27_24 \
614FM(IP0SR7_31_28) IP0SR7_31_28 FM(IP1SR7_31_28) IP1SR7_31_28 \
615
616/* MOD_SEL4 */ /* 0 */ /* 1 */
617#define MOD_SEL4_7 FM(SEL_SDA3_0) FM(SEL_SDA3_1)
618#define MOD_SEL4_6 FM(SEL_SCL3_0) FM(SEL_SCL3_1)
619#define MOD_SEL4_5 FM(SEL_SDA2_0) FM(SEL_SDA2_1)
620#define MOD_SEL4_4 FM(SEL_SCL2_0) FM(SEL_SCL2_1)
621#define MOD_SEL4_3 FM(SEL_SDA1_0) FM(SEL_SDA1_1)
622#define MOD_SEL4_2 FM(SEL_SCL1_0) FM(SEL_SCL1_1)
623#define MOD_SEL4_1 FM(SEL_SDA0_0) FM(SEL_SDA0_1)
624#define MOD_SEL4_0 FM(SEL_SCL0_0) FM(SEL_SCL0_1)
625
626#define PINMUX_MOD_SELS \
627\
628MOD_SEL4_7 \
629MOD_SEL4_6 \
630MOD_SEL4_5 \
631MOD_SEL4_4 \
632MOD_SEL4_3 \
633MOD_SEL4_2 \
634MOD_SEL4_1 \
635MOD_SEL4_0
636
637enum {
638 PINMUX_RESERVED = 0,
639
640 PINMUX_DATA_BEGIN,
641 GP_ALL(DATA),
642 PINMUX_DATA_END,
643
644#define F_(x, y)
645#define FM(x) FN_##x,
646 PINMUX_FUNCTION_BEGIN,
647 GP_ALL(FN),
648 PINMUX_GPSR
649 PINMUX_IPSR
650 PINMUX_MOD_SELS
651 PINMUX_FUNCTION_END,
652#undef F_
653#undef FM
654
655#define F_(x, y)
656#define FM(x) x##_MARK,
657 PINMUX_MARK_BEGIN,
658 PINMUX_GPSR
659 PINMUX_IPSR
660 PINMUX_MOD_SELS
661 PINMUX_MARK_END,
662#undef F_
663#undef FM
664};
665
666static const u16 pinmux_data[] = {
667 PINMUX_DATA_GP_ALL(),
668
669 /* IP0SR0 */
670 PINMUX_IPSR_GPSR(IP0SR0_3_0, ERROROUTC_N_B),
671 PINMUX_IPSR_GPSR(IP0SR0_3_0, TCLK2_B),
672
673 PINMUX_IPSR_GPSR(IP0SR0_7_4, MSIOF3_SS1),
674
675 PINMUX_IPSR_GPSR(IP0SR0_11_8, MSIOF3_SS2),
676
677 PINMUX_IPSR_GPSR(IP0SR0_15_12, IRQ3),
678 PINMUX_IPSR_GPSR(IP0SR0_15_12, MSIOF3_SCK),
679
680 PINMUX_IPSR_GPSR(IP0SR0_19_16, IRQ2),
681 PINMUX_IPSR_GPSR(IP0SR0_19_16, MSIOF3_TXD),
682
683 PINMUX_IPSR_GPSR(IP0SR0_23_20, IRQ1),
684 PINMUX_IPSR_GPSR(IP0SR0_23_20, MSIOF3_RXD),
685
686 PINMUX_IPSR_GPSR(IP0SR0_27_24, IRQ0),
687 PINMUX_IPSR_GPSR(IP0SR0_27_24, MSIOF3_SYNC),
688
689 PINMUX_IPSR_GPSR(IP0SR0_31_28, MSIOF5_SS2),
690
691 /* IP1SR0 */
692 PINMUX_IPSR_GPSR(IP1SR0_3_0, MSIOF5_SS1),
693
694 PINMUX_IPSR_GPSR(IP1SR0_7_4, MSIOF5_SYNC),
695
696 PINMUX_IPSR_GPSR(IP1SR0_11_8, MSIOF5_TXD),
697
698 PINMUX_IPSR_GPSR(IP1SR0_15_12, MSIOF5_SCK),
699
700 PINMUX_IPSR_GPSR(IP1SR0_19_16, MSIOF5_RXD),
701
702 PINMUX_IPSR_GPSR(IP1SR0_23_20, MSIOF2_SS2),
703 PINMUX_IPSR_GPSR(IP1SR0_23_20, TCLK1_A),
704 PINMUX_IPSR_GPSR(IP1SR0_23_20, IRQ2_B),
705
706 PINMUX_IPSR_GPSR(IP1SR0_27_24, MSIOF2_SS1),
707 PINMUX_IPSR_GPSR(IP1SR0_27_24, HTX1_A),
708 PINMUX_IPSR_GPSR(IP1SR0_27_24, TX1_A),
709
710 PINMUX_IPSR_GPSR(IP1SR0_31_28, MSIOF2_SYNC),
711 PINMUX_IPSR_GPSR(IP1SR0_31_28, HRX1_A),
712 PINMUX_IPSR_GPSR(IP1SR0_31_28, RX1_A),
713
714 /* IP2SR0 */
715 PINMUX_IPSR_GPSR(IP2SR0_3_0, MSIOF2_TXD),
716 PINMUX_IPSR_GPSR(IP2SR0_3_0, HCTS1_N_A),
717 PINMUX_IPSR_GPSR(IP2SR0_3_0, CTS1_N_A),
718
719 PINMUX_IPSR_GPSR(IP2SR0_7_4, MSIOF2_SCK),
720 PINMUX_IPSR_GPSR(IP2SR0_7_4, HRTS1_N_A),
721 PINMUX_IPSR_GPSR(IP2SR0_7_4, RTS1_N_A),
722
723 PINMUX_IPSR_GPSR(IP2SR0_11_8, MSIOF2_RXD),
724 PINMUX_IPSR_GPSR(IP2SR0_11_8, HSCK1_A),
725 PINMUX_IPSR_GPSR(IP2SR0_11_8, SCK1_A),
726
727 /* IP0SR1 */
728 PINMUX_IPSR_GPSR(IP0SR1_3_0, MSIOF1_SS2),
729 PINMUX_IPSR_GPSR(IP0SR1_3_0, HTX3_B),
730 PINMUX_IPSR_GPSR(IP0SR1_3_0, TX3_B),
731
732 PINMUX_IPSR_GPSR(IP0SR1_7_4, MSIOF1_SS1),
733 PINMUX_IPSR_GPSR(IP0SR1_7_4, HCTS3_N_B),
734 PINMUX_IPSR_GPSR(IP0SR1_7_4, RX3_B),
735
736 PINMUX_IPSR_GPSR(IP0SR1_11_8, MSIOF1_SYNC),
737 PINMUX_IPSR_GPSR(IP0SR1_11_8, HRTS3_N_B),
738 PINMUX_IPSR_GPSR(IP0SR1_11_8, RTS3_N_B),
739
740 PINMUX_IPSR_GPSR(IP0SR1_15_12, MSIOF1_SCK),
741 PINMUX_IPSR_GPSR(IP0SR1_15_12, HSCK3_B),
742 PINMUX_IPSR_GPSR(IP0SR1_15_12, CTS3_N_B),
743
744 PINMUX_IPSR_GPSR(IP0SR1_19_16, MSIOF1_TXD),
745 PINMUX_IPSR_GPSR(IP0SR1_19_16, HRX3_B),
746 PINMUX_IPSR_GPSR(IP0SR1_19_16, SCK3_B),
747
748 PINMUX_IPSR_GPSR(IP0SR1_23_20, MSIOF1_RXD),
749
750 PINMUX_IPSR_GPSR(IP0SR1_27_24, MSIOF0_SS2),
751 PINMUX_IPSR_GPSR(IP0SR1_27_24, HTX1_B),
752 PINMUX_IPSR_GPSR(IP0SR1_27_24, TX1_B),
753
754 PINMUX_IPSR_GPSR(IP0SR1_31_28, MSIOF0_SS1),
755 PINMUX_IPSR_GPSR(IP0SR1_31_28, HRX1_B),
756 PINMUX_IPSR_GPSR(IP0SR1_31_28, RX1_B),
757
758 /* IP1SR1 */
759 PINMUX_IPSR_GPSR(IP1SR1_3_0, MSIOF0_SYNC),
760 PINMUX_IPSR_GPSR(IP1SR1_3_0, HCTS1_N_B),
761 PINMUX_IPSR_GPSR(IP1SR1_3_0, CTS1_N_B),
762
763 PINMUX_IPSR_GPSR(IP1SR1_7_4, MSIOF0_TXD),
764 PINMUX_IPSR_GPSR(IP1SR1_7_4, HRTS1_N_B),
765 PINMUX_IPSR_GPSR(IP1SR1_7_4, RTS1_N_B),
766
767 PINMUX_IPSR_GPSR(IP1SR1_11_8, MSIOF0_SCK),
768 PINMUX_IPSR_GPSR(IP1SR1_11_8, HSCK1_B),
769 PINMUX_IPSR_GPSR(IP1SR1_11_8, SCK1_B),
770
771 PINMUX_IPSR_GPSR(IP1SR1_15_12, MSIOF0_RXD),
772
773 PINMUX_IPSR_GPSR(IP1SR1_19_16, HTX0),
774 PINMUX_IPSR_GPSR(IP1SR1_19_16, TX0),
775
776 PINMUX_IPSR_GPSR(IP1SR1_23_20, HCTS0_N),
777 PINMUX_IPSR_GPSR(IP1SR1_23_20, CTS0_N),
778
779 PINMUX_IPSR_GPSR(IP1SR1_27_24, HRTS0_N),
780 PINMUX_IPSR_GPSR(IP1SR1_27_24, RTS0_N),
781 PINMUX_IPSR_GPSR(IP1SR1_27_24, PWM0_B),
782
783 PINMUX_IPSR_GPSR(IP1SR1_31_28, HSCK0),
784 PINMUX_IPSR_GPSR(IP1SR1_31_28, SCK0),
785 PINMUX_IPSR_GPSR(IP1SR1_31_28, PWM0_A),
786
787 /* IP2SR1 */
788 PINMUX_IPSR_GPSR(IP2SR1_3_0, HRX0),
789 PINMUX_IPSR_GPSR(IP2SR1_3_0, RX0),
790
791 PINMUX_IPSR_GPSR(IP2SR1_7_4, SCIF_CLK),
792 PINMUX_IPSR_GPSR(IP2SR1_7_4, IRQ4_A),
793
794 PINMUX_IPSR_GPSR(IP2SR1_11_8, SSI_SCK),
795 PINMUX_IPSR_GPSR(IP2SR1_11_8, TCLK3_B),
796
797 PINMUX_IPSR_GPSR(IP2SR1_15_12, SSI_WS),
798 PINMUX_IPSR_GPSR(IP2SR1_15_12, TCLK4_B),
799
800 PINMUX_IPSR_GPSR(IP2SR1_19_16, SSI_SD),
801 PINMUX_IPSR_GPSR(IP2SR1_19_16, IRQ0_B),
802
803 PINMUX_IPSR_GPSR(IP2SR1_23_20, AUDIO_CLKOUT),
804 PINMUX_IPSR_GPSR(IP2SR1_23_20, IRQ1_B),
805
806 PINMUX_IPSR_GPSR(IP2SR1_27_24, AUDIO_CLKIN),
807 PINMUX_IPSR_GPSR(IP2SR1_27_24, PWM3_C),
808
809 PINMUX_IPSR_GPSR(IP2SR1_31_28, TCLK2_A),
810 PINMUX_IPSR_GPSR(IP2SR1_31_28, MSIOF4_SS1),
811 PINMUX_IPSR_GPSR(IP2SR1_31_28, IRQ3_B),
812
813 /* IP3SR1 */
814 PINMUX_IPSR_GPSR(IP3SR1_3_0, HRX3_A),
815 PINMUX_IPSR_GPSR(IP3SR1_3_0, SCK3_A),
816 PINMUX_IPSR_GPSR(IP3SR1_3_0, MSIOF4_SS2),
817
818 PINMUX_IPSR_GPSR(IP3SR1_7_4, HSCK3_A),
819 PINMUX_IPSR_GPSR(IP3SR1_7_4, CTS3_N_A),
820 PINMUX_IPSR_GPSR(IP3SR1_7_4, MSIOF4_SCK),
821 PINMUX_IPSR_GPSR(IP3SR1_7_4, TPU0TO0_B),
822
823 PINMUX_IPSR_GPSR(IP3SR1_11_8, HRTS3_N_A),
824 PINMUX_IPSR_GPSR(IP3SR1_11_8, RTS3_N_A),
825 PINMUX_IPSR_GPSR(IP3SR1_11_8, MSIOF4_TXD),
826 PINMUX_IPSR_GPSR(IP3SR1_11_8, TPU0TO1_B),
827
828 PINMUX_IPSR_GPSR(IP3SR1_15_12, HCTS3_N_A),
829 PINMUX_IPSR_GPSR(IP3SR1_15_12, RX3_A),
830 PINMUX_IPSR_GPSR(IP3SR1_15_12, MSIOF4_RXD),
831
832 PINMUX_IPSR_GPSR(IP3SR1_19_16, HTX3_A),
833 PINMUX_IPSR_GPSR(IP3SR1_19_16, TX3_A),
834 PINMUX_IPSR_GPSR(IP3SR1_19_16, MSIOF4_SYNC),
835
836 PINMUX_IPSR_GPSR(IP3SR1_23_20, ERROROUTC_N_A),
837
838 /* IP0SR2 */
839 PINMUX_IPSR_GPSR(IP0SR2_3_0, FXR_TXDA),
840 PINMUX_IPSR_GPSR(IP0SR2_3_0, TPU0TO2_B),
841
842 PINMUX_IPSR_GPSR(IP0SR2_7_4, FXR_TXENA_N_A),
843 PINMUX_IPSR_GPSR(IP0SR2_7_4, TPU0TO3_B),
844
845 PINMUX_IPSR_GPSR(IP0SR2_11_8, RXDA_EXTFXR),
846 PINMUX_IPSR_GPSR(IP0SR2_11_8, IRQ5),
847
848 PINMUX_IPSR_GPSR(IP0SR2_15_12, CLK_EXTFXR),
849 PINMUX_IPSR_GPSR(IP0SR2_15_12, IRQ4_B),
850
851 PINMUX_IPSR_GPSR(IP0SR2_19_16, RXDB_EXTFXR),
852
853 PINMUX_IPSR_GPSR(IP0SR2_23_20, FXR_TXENB_N_A),
854
855 PINMUX_IPSR_GPSR(IP0SR2_27_24, FXR_TXDB),
856
857 PINMUX_IPSR_GPSR(IP0SR2_31_28, TPU0TO1_A),
858 PINMUX_IPSR_GPSR(IP0SR2_31_28, TCLK2_C),
859
860 /* IP1SR2 */
861 PINMUX_IPSR_GPSR(IP1SR2_3_0, TPU0TO0_A),
862 PINMUX_IPSR_GPSR(IP1SR2_3_0, TCLK1_B),
863
864 PINMUX_IPSR_GPSR(IP1SR2_7_4, CAN_CLK),
865 PINMUX_IPSR_GPSR(IP1SR2_7_4, FXR_TXENA_N_B),
866
867 PINMUX_IPSR_GPSR(IP1SR2_11_8, CANFD0_TX),
868 PINMUX_IPSR_GPSR(IP1SR2_11_8, FXR_TXENB_N_B),
869
870 PINMUX_IPSR_GPSR(IP1SR2_15_12, CANFD0_RX),
871 PINMUX_IPSR_GPSR(IP1SR2_15_12, STPWT_EXTFXR),
872
873 PINMUX_IPSR_GPSR(IP1SR2_19_16, CANFD2_TX),
874 PINMUX_IPSR_GPSR(IP1SR2_19_16, TPU0TO2_A),
875 PINMUX_IPSR_GPSR(IP1SR2_19_16, TCLK3_C),
876
877 PINMUX_IPSR_GPSR(IP1SR2_23_20, CANFD2_RX),
878 PINMUX_IPSR_GPSR(IP1SR2_23_20, TPU0TO3_A),
879 PINMUX_IPSR_GPSR(IP1SR2_23_20, PWM1_B),
880 PINMUX_IPSR_GPSR(IP1SR2_23_20, TCLK4_C),
881
882 PINMUX_IPSR_GPSR(IP1SR2_27_24, CANFD3_TX),
883 PINMUX_IPSR_GPSR(IP1SR2_27_24, PWM2_B),
884
885 PINMUX_IPSR_GPSR(IP1SR2_31_28, CANFD3_RX),
886 PINMUX_IPSR_GPSR(IP1SR2_31_28, PWM3_B),
887
888 /* IP2SR2 */
889 PINMUX_IPSR_GPSR(IP2SR2_7_4, CANFD1_TX),
890 PINMUX_IPSR_GPSR(IP2SR2_7_4, PWM1_C),
891
892 PINMUX_IPSR_GPSR(IP2SR2_15_12, CANFD1_RX),
893 PINMUX_IPSR_GPSR(IP2SR2_15_12, PWM2_C),
894
895 /* IP0SR3 */
896 PINMUX_IPSR_GPSR(IP0SR3_3_0, MMC_SD_D1),
897
898 PINMUX_IPSR_GPSR(IP0SR3_7_4, MMC_SD_D0),
899
900 PINMUX_IPSR_GPSR(IP0SR3_11_8, MMC_SD_D2),
901
902 PINMUX_IPSR_GPSR(IP0SR3_15_12, MMC_SD_CLK),
903
904 PINMUX_IPSR_GPSR(IP0SR3_19_16, MMC_DS),
905
906 PINMUX_IPSR_GPSR(IP0SR3_23_20, MMC_SD_D3),
907
908 PINMUX_IPSR_GPSR(IP0SR3_27_24, MMC_D5),
909
910 PINMUX_IPSR_GPSR(IP0SR3_31_28, MMC_D4),
911
912 /* IP1SR3 */
913 PINMUX_IPSR_GPSR(IP1SR3_3_0, MMC_D7),
914
915 PINMUX_IPSR_GPSR(IP1SR3_7_4, MMC_D6),
916
917 PINMUX_IPSR_GPSR(IP1SR3_11_8, MMC_SD_CMD),
918
919 PINMUX_IPSR_GPSR(IP1SR3_15_12, SD_CD),
920
921 PINMUX_IPSR_GPSR(IP1SR3_19_16, SD_WP),
922
923 PINMUX_IPSR_GPSR(IP1SR3_23_20, PWM1_A),
924
925 PINMUX_IPSR_GPSR(IP1SR3_27_24, PWM2_A),
926
927 PINMUX_IPSR_GPSR(IP1SR3_31_28, QSPI0_SSL),
928
929 /* IP2SR3 */
930 PINMUX_IPSR_GPSR(IP2SR3_3_0, QSPI0_IO3),
931
932 PINMUX_IPSR_GPSR(IP2SR3_7_4, QSPI0_IO2),
933
934 PINMUX_IPSR_GPSR(IP2SR3_11_8, QSPI0_MISO_IO1),
935
936 PINMUX_IPSR_GPSR(IP2SR3_15_12, QSPI0_MOSI_IO0),
937
938 PINMUX_IPSR_GPSR(IP2SR3_19_16, QSPI0_SPCLK),
939
940 PINMUX_IPSR_GPSR(IP2SR3_23_20, QSPI1_MOSI_IO0),
941
942 PINMUX_IPSR_GPSR(IP2SR3_27_24, QSPI1_SPCLK),
943
944 PINMUX_IPSR_GPSR(IP2SR3_31_28, QSPI1_MISO_IO1),
945
946 /* IP3SR3 */
947 PINMUX_IPSR_GPSR(IP3SR3_3_0, QSPI1_IO2),
948
949 PINMUX_IPSR_GPSR(IP3SR3_7_4, QSPI1_SSL),
950
951 PINMUX_IPSR_GPSR(IP3SR3_11_8, QSPI1_IO3),
952
953 PINMUX_IPSR_GPSR(IP3SR3_15_12, RPC_RESET_N),
954
955 PINMUX_IPSR_GPSR(IP3SR3_19_16, RPC_WP_N),
956
957 PINMUX_IPSR_GPSR(IP3SR3_23_20, RPC_INT_N),
958
959 PINMUX_IPSR_GPSR(IP3SR3_27_24, TCLK3_A),
960
961 PINMUX_IPSR_GPSR(IP3SR3_31_28, TCLK4_A),
962
963 /* IP0SR4 */
964 PINMUX_IPSR_MSEL(IP0SR4_3_0, SCL0, SEL_SCL0_0),
965
966 PINMUX_IPSR_MSEL(IP0SR4_7_4, SDA0, SEL_SDA0_0),
967
968 PINMUX_IPSR_MSEL(IP0SR4_11_8, SCL1, SEL_SCL1_0),
969
970 PINMUX_IPSR_MSEL(IP0SR4_15_12, SDA1, SEL_SDA1_0),
971
972 PINMUX_IPSR_MSEL(IP0SR4_19_16, SCL2, SEL_SCL2_0),
973
974 PINMUX_IPSR_MSEL(IP0SR4_23_20, SDA2, SEL_SDA2_0),
975
976 PINMUX_IPSR_MSEL(IP0SR4_27_24, SCL3, SEL_SCL3_0),
977
978 PINMUX_IPSR_MSEL(IP0SR4_31_28, SDA3, SEL_SDA3_0),
979
980 /* IP1SR4 */
981 PINMUX_IPSR_GPSR(IP1SR4_3_0, HRX2),
982 PINMUX_IPSR_GPSR(IP1SR4_3_0, SCK4),
983
984 PINMUX_IPSR_GPSR(IP1SR4_7_4, HTX2),
985 PINMUX_IPSR_GPSR(IP1SR4_7_4, CTS4_N),
986
987 PINMUX_IPSR_GPSR(IP1SR4_11_8, HRTS2_N),
988 PINMUX_IPSR_GPSR(IP1SR4_11_8, RTS4_N),
989
990 PINMUX_IPSR_GPSR(IP1SR4_15_12, SCIF_CLK2),
991
992 PINMUX_IPSR_GPSR(IP1SR4_19_16, HCTS2_N),
993 PINMUX_IPSR_GPSR(IP1SR4_19_16, TX4),
994
995 PINMUX_IPSR_GPSR(IP1SR4_23_20, HSCK2),
996 PINMUX_IPSR_GPSR(IP1SR4_23_20, RX4),
997
998 PINMUX_IPSR_GPSR(IP1SR4_27_24, PWM3_A),
999
1000 PINMUX_IPSR_GPSR(IP1SR4_31_28, PWM4),
1001
1002 /* IP2SR4 */
1003 PINMUX_IPSR_GPSR(IP2SR4_23_20, PCIE0_CLKREQ_N),
1004
1005 PINMUX_IPSR_GPSR(IP2SR4_31_28, AVS0),
1006
1007 /* IP3SR4 */
1008 PINMUX_IPSR_GPSR(IP3SR4_3_0, AVS1),
1009
1010 /* IP0SR5 */
1011 PINMUX_IPSR_GPSR(IP0SR5_3_0, AVB2_AVTP_PPS),
1012 PINMUX_IPSR_GPSR(IP0SR5_3_0, Ether_GPTP_PPS0),
1013
1014 PINMUX_IPSR_GPSR(IP0SR5_7_4, AVB2_AVTP_CAPTURE),
1015 PINMUX_IPSR_GPSR(IP0SR5_7_4, Ether_GPTP_CAPTURE),
1016
1017 PINMUX_IPSR_GPSR(IP0SR5_11_8, AVB2_AVTP_MATCH),
1018 PINMUX_IPSR_GPSR(IP0SR5_11_8, Ether_GPTP_MATCH),
1019
1020 PINMUX_IPSR_GPSR(IP0SR5_15_12, AVB2_LINK),
1021
1022 PINMUX_IPSR_GPSR(IP0SR5_19_16, AVB2_PHY_INT),
1023
1024 PINMUX_IPSR_GPSR(IP0SR5_23_20, AVB2_MAGIC),
1025 PINMUX_IPSR_GPSR(IP0SR5_23_20, Ether_GPTP_PPS1),
1026
1027 PINMUX_IPSR_GPSR(IP0SR5_27_24, AVB2_MDC),
1028
1029 PINMUX_IPSR_GPSR(IP0SR5_31_28, AVB2_TXCREFCLK),
1030
1031 /* IP1SR5 */
1032 PINMUX_IPSR_GPSR(IP1SR5_3_0, AVB2_TD3),
1033
1034 PINMUX_IPSR_GPSR(IP1SR5_7_4, AVB2_RD3),
1035
1036 PINMUX_IPSR_GPSR(IP1SR5_11_8, AVB2_MDIO),
1037
1038 PINMUX_IPSR_GPSR(IP1SR5_15_12, AVB2_TD2),
1039
1040 PINMUX_IPSR_GPSR(IP1SR5_19_16, AVB2_TD1),
1041
1042 PINMUX_IPSR_GPSR(IP1SR5_23_20, AVB2_RD2),
1043
1044 PINMUX_IPSR_GPSR(IP1SR5_27_24, AVB2_RD1),
1045
1046 PINMUX_IPSR_GPSR(IP1SR5_31_28, AVB2_TD0),
1047
1048 /* IP2SR5 */
1049 PINMUX_IPSR_GPSR(IP2SR5_3_0, AVB2_TXC),
1050
1051 PINMUX_IPSR_GPSR(IP2SR5_7_4, AVB2_RD0),
1052
1053 PINMUX_IPSR_GPSR(IP2SR5_11_8, AVB2_RXC),
1054
1055 PINMUX_IPSR_GPSR(IP2SR5_15_12, AVB2_TX_CTL),
1056
1057 PINMUX_IPSR_GPSR(IP2SR5_19_16, AVB2_RX_CTL),
1058
1059 /* IP0SR6 */
1060 PINMUX_IPSR_GPSR(IP0SR6_3_0, AVB1_MDIO),
1061
1062 PINMUX_IPSR_GPSR(IP0SR6_7_4, AVB1_MAGIC),
1063
1064 PINMUX_IPSR_GPSR(IP0SR6_11_8, AVB1_MDC),
1065
1066 PINMUX_IPSR_GPSR(IP0SR6_15_12, AVB1_PHY_INT),
1067
1068 PINMUX_IPSR_GPSR(IP0SR6_19_16, AVB1_LINK),
1069 PINMUX_IPSR_GPSR(IP0SR6_19_16, AVB1_MII_TX_ER),
1070
1071 PINMUX_IPSR_GPSR(IP0SR6_23_20, AVB1_AVTP_MATCH),
1072 PINMUX_IPSR_GPSR(IP0SR6_23_20, AVB1_MII_RX_ER),
1073
1074 PINMUX_IPSR_GPSR(IP0SR6_27_24, AVB1_TXC),
1075 PINMUX_IPSR_GPSR(IP0SR6_27_24, AVB1_MII_TXC),
1076
1077 PINMUX_IPSR_GPSR(IP0SR6_31_28, AVB1_TX_CTL),
1078 PINMUX_IPSR_GPSR(IP0SR6_31_28, AVB1_MII_TX_EN),
1079
1080 /* IP1SR6 */
1081 PINMUX_IPSR_GPSR(IP1SR6_3_0, AVB1_RXC),
1082 PINMUX_IPSR_GPSR(IP1SR6_3_0, AVB1_MII_RXC),
1083
1084 PINMUX_IPSR_GPSR(IP1SR6_7_4, AVB1_RX_CTL),
1085 PINMUX_IPSR_GPSR(IP1SR6_7_4, AVB1_MII_RX_DV),
1086
1087 PINMUX_IPSR_GPSR(IP1SR6_11_8, AVB1_AVTP_PPS),
1088 PINMUX_IPSR_GPSR(IP1SR6_11_8, AVB1_MII_COL),
1089
1090 PINMUX_IPSR_GPSR(IP1SR6_15_12, AVB1_AVTP_CAPTURE),
1091 PINMUX_IPSR_GPSR(IP1SR6_15_12, AVB1_MII_CRS),
1092
1093 PINMUX_IPSR_GPSR(IP1SR6_19_16, AVB1_TD1),
1094 PINMUX_IPSR_GPSR(IP1SR6_19_16, AVB1_MII_TD1),
1095
1096 PINMUX_IPSR_GPSR(IP1SR6_23_20, AVB1_TD0),
1097 PINMUX_IPSR_GPSR(IP1SR6_23_20, AVB1_MII_TD0),
1098
1099 PINMUX_IPSR_GPSR(IP1SR6_27_24, AVB1_RD1),
1100 PINMUX_IPSR_GPSR(IP1SR6_27_24, AVB1_MII_RD1),
1101
1102 PINMUX_IPSR_GPSR(IP1SR6_31_28, AVB1_RD0),
1103 PINMUX_IPSR_GPSR(IP1SR6_31_28, AVB1_MII_RD0),
1104
1105 /* IP2SR6 */
1106 PINMUX_IPSR_GPSR(IP2SR6_3_0, AVB1_TD2),
1107 PINMUX_IPSR_GPSR(IP2SR6_3_0, AVB1_MII_TD2),
1108
1109 PINMUX_IPSR_GPSR(IP2SR6_7_4, AVB1_RD2),
1110 PINMUX_IPSR_GPSR(IP2SR6_7_4, AVB1_MII_RD2),
1111
1112 PINMUX_IPSR_GPSR(IP2SR6_11_8, AVB1_TD3),
1113 PINMUX_IPSR_GPSR(IP2SR6_11_8, AVB1_MII_TD3),
1114
1115 PINMUX_IPSR_GPSR(IP2SR6_15_12, AVB1_RD3),
1116 PINMUX_IPSR_GPSR(IP2SR6_15_12, AVB1_MII_RD3),
1117
1118 PINMUX_IPSR_GPSR(IP2SR6_19_16, AVB1_TXCREFCLK),
1119
1120 /* IP0SR7 */
1121 PINMUX_IPSR_GPSR(IP0SR7_3_0, AVB0_AVTP_PPS),
1122 PINMUX_IPSR_GPSR(IP0SR7_3_0, AVB0_MII_COL),
1123
1124 PINMUX_IPSR_GPSR(IP0SR7_7_4, AVB0_AVTP_CAPTURE),
1125 PINMUX_IPSR_GPSR(IP0SR7_7_4, AVB0_MII_CRS),
1126
1127 PINMUX_IPSR_GPSR(IP0SR7_11_8, AVB0_AVTP_MATCH),
1128 PINMUX_IPSR_GPSR(IP0SR7_11_8, AVB0_MII_RX_ER),
1129 PINMUX_IPSR_GPSR(IP0SR7_11_8, CC5_OSCOUT),
1130
1131 PINMUX_IPSR_GPSR(IP0SR7_15_12, AVB0_TD3),
1132 PINMUX_IPSR_GPSR(IP0SR7_15_12, AVB0_MII_TD3),
1133
1134 PINMUX_IPSR_GPSR(IP0SR7_19_16, AVB0_LINK),
1135 PINMUX_IPSR_GPSR(IP0SR7_19_16, AVB0_MII_TX_ER),
1136
1137 PINMUX_IPSR_GPSR(IP0SR7_23_20, AVB0_PHY_INT),
1138
1139 PINMUX_IPSR_GPSR(IP0SR7_27_24, AVB0_TD2),
1140 PINMUX_IPSR_GPSR(IP0SR7_27_24, AVB0_MII_TD2),
1141
1142 PINMUX_IPSR_GPSR(IP0SR7_31_28, AVB0_TD1),
1143 PINMUX_IPSR_GPSR(IP0SR7_31_28, AVB0_MII_TD1),
1144
1145 /* IP1SR7 */
1146 PINMUX_IPSR_GPSR(IP1SR7_3_0, AVB0_RD3),
1147 PINMUX_IPSR_GPSR(IP1SR7_3_0, AVB0_MII_RD3),
1148
1149 PINMUX_IPSR_GPSR(IP1SR7_7_4, AVB0_TXCREFCLK),
1150
1151 PINMUX_IPSR_GPSR(IP1SR7_11_8, AVB0_MAGIC),
1152
1153 PINMUX_IPSR_GPSR(IP1SR7_15_12, AVB0_TD0),
1154 PINMUX_IPSR_GPSR(IP1SR7_15_12, AVB0_MII_TD0),
1155
1156 PINMUX_IPSR_GPSR(IP1SR7_19_16, AVB0_RD2),
1157 PINMUX_IPSR_GPSR(IP1SR7_19_16, AVB0_MII_RD2),
1158
1159 PINMUX_IPSR_GPSR(IP1SR7_23_20, AVB0_MDC),
1160
1161 PINMUX_IPSR_GPSR(IP1SR7_27_24, AVB0_MDIO),
1162
1163 PINMUX_IPSR_GPSR(IP1SR7_31_28, AVB0_TXC),
1164 PINMUX_IPSR_GPSR(IP1SR7_31_28, AVB0_MII_TXC),
1165
1166 /* IP2SR7 */
1167 PINMUX_IPSR_GPSR(IP2SR7_3_0, AVB0_TX_CTL),
1168 PINMUX_IPSR_GPSR(IP2SR7_3_0, AVB0_MII_TX_EN),
1169
1170 PINMUX_IPSR_GPSR(IP2SR7_7_4, AVB0_RD1),
1171 PINMUX_IPSR_GPSR(IP2SR7_7_4, AVB0_MII_RD1),
1172
1173 PINMUX_IPSR_GPSR(IP2SR7_11_8, AVB0_RD0),
1174 PINMUX_IPSR_GPSR(IP2SR7_11_8, AVB0_MII_RD0),
1175
1176 PINMUX_IPSR_GPSR(IP2SR7_15_12, AVB0_RXC),
1177 PINMUX_IPSR_GPSR(IP2SR7_15_12, AVB0_MII_RXC),
1178
1179 PINMUX_IPSR_GPSR(IP2SR7_19_16, AVB0_RX_CTL),
1180 PINMUX_IPSR_GPSR(IP2SR7_19_16, AVB0_MII_RX_DV),
1181};
1182
1183/*
1184 * Pins not associated with a GPIO port.
1185 */
1186enum {
1187 GP_ASSIGN_LAST(),
1188 NOGP_ALL(),
1189};
1190
1191static const struct sh_pfc_pin pinmux_pins[] = {
1192 PINMUX_GPIO_GP_ALL(),
1193 PINMUX_NOGP_ALL(),
1194};
1195
1196/* - AUDIO CLOCK ----------------------------------------- */
1197static const unsigned int audio_clkin_pins[] = {
1198 /* CLK IN */
1199 RCAR_GP_PIN(1, 22),
1200};
1201static const unsigned int audio_clkin_mux[] = {
1202 AUDIO_CLKIN_MARK,
1203};
1204static const unsigned int audio_clkout_pins[] = {
1205 /* CLK OUT */
1206 RCAR_GP_PIN(1, 21),
1207};
1208static const unsigned int audio_clkout_mux[] = {
1209 AUDIO_CLKOUT_MARK,
1210};
1211
1212/* - AVB0 ------------------------------------------------ */
1213static const unsigned int avb0_link_pins[] = {
1214 /* AVB0_LINK */
1215 RCAR_GP_PIN(7, 4),
1216};
1217static const unsigned int avb0_link_mux[] = {
1218 AVB0_LINK_MARK,
1219};
1220static const unsigned int avb0_magic_pins[] = {
1221 /* AVB0_MAGIC */
1222 RCAR_GP_PIN(7, 10),
1223};
1224static const unsigned int avb0_magic_mux[] = {
1225 AVB0_MAGIC_MARK,
1226};
1227static const unsigned int avb0_phy_int_pins[] = {
1228 /* AVB0_PHY_INT */
1229 RCAR_GP_PIN(7, 5),
1230};
1231static const unsigned int avb0_phy_int_mux[] = {
1232 AVB0_PHY_INT_MARK,
1233};
1234static const unsigned int avb0_mdio_pins[] = {
1235 /* AVB0_MDC, AVB0_MDIO */
1236 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
1237};
1238static const unsigned int avb0_mdio_mux[] = {
1239 AVB0_MDC_MARK, AVB0_MDIO_MARK,
1240};
1241static const unsigned int avb0_rgmii_pins[] = {
1242 /*
1243 * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
1244 * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3,
1245 */
1246 RCAR_GP_PIN(7, 16), RCAR_GP_PIN(7, 15),
1247 RCAR_GP_PIN(7, 11), RCAR_GP_PIN(7, 7),
1248 RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 3),
1249 RCAR_GP_PIN(7, 20), RCAR_GP_PIN(7, 19),
1250 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
1251 RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 8),
1252};
1253static const unsigned int avb0_rgmii_mux[] = {
1254 AVB0_TX_CTL_MARK, AVB0_TXC_MARK,
1255 AVB0_TD0_MARK, AVB0_TD1_MARK,
1256 AVB0_TD2_MARK, AVB0_TD3_MARK,
1257 AVB0_RX_CTL_MARK, AVB0_RXC_MARK,
1258 AVB0_RD0_MARK, AVB0_RD1_MARK,
1259 AVB0_RD2_MARK, AVB0_RD3_MARK,
1260};
1261static const unsigned int avb0_txcrefclk_pins[] = {
1262 /* AVB0_TXCREFCLK */
1263 RCAR_GP_PIN(7, 9),
1264};
1265static const unsigned int avb0_txcrefclk_mux[] = {
1266 AVB0_TXCREFCLK_MARK,
1267};
1268static const unsigned int avb0_avtp_pps_pins[] = {
1269 /* AVB0_AVTP_PPS */
1270 RCAR_GP_PIN(7, 0),
1271};
1272static const unsigned int avb0_avtp_pps_mux[] = {
1273 AVB0_AVTP_PPS_MARK,
1274};
1275static const unsigned int avb0_avtp_capture_pins[] = {
1276 /* AVB0_AVTP_CAPTURE */
1277 RCAR_GP_PIN(7, 1),
1278};
1279static const unsigned int avb0_avtp_capture_mux[] = {
1280 AVB0_AVTP_CAPTURE_MARK,
1281};
1282static const unsigned int avb0_avtp_match_pins[] = {
1283 /* AVB0_AVTP_MATCH */
1284 RCAR_GP_PIN(7, 2),
1285};
1286static const unsigned int avb0_avtp_match_mux[] = {
1287 AVB0_AVTP_MATCH_MARK,
1288};
1289
1290/* - AVB1 ------------------------------------------------ */
1291static const unsigned int avb1_link_pins[] = {
1292 /* AVB1_LINK */
1293 RCAR_GP_PIN(6, 4),
1294};
1295static const unsigned int avb1_link_mux[] = {
1296 AVB1_LINK_MARK,
1297};
1298static const unsigned int avb1_magic_pins[] = {
1299 /* AVB1_MAGIC */
1300 RCAR_GP_PIN(6, 1),
1301};
1302static const unsigned int avb1_magic_mux[] = {
1303 AVB1_MAGIC_MARK,
1304};
1305static const unsigned int avb1_phy_int_pins[] = {
1306 /* AVB1_PHY_INT */
1307 RCAR_GP_PIN(6, 3),
1308};
1309static const unsigned int avb1_phy_int_mux[] = {
1310 AVB1_PHY_INT_MARK,
1311};
1312static const unsigned int avb1_mdio_pins[] = {
1313 /* AVB1_MDC, AVB1_MDIO */
1314 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 0),
1315};
1316static const unsigned int avb1_mdio_mux[] = {
1317 AVB1_MDC_MARK, AVB1_MDIO_MARK,
1318};
1319static const unsigned int avb1_rgmii_pins[] = {
1320 /*
1321 * AVB1_TX_CTL, AVB1_TXC, AVB1_TD0, AVB1_TD1, AVB1_TD2, AVB1_TD3,
1322 * AVB1_RX_CTL, AVB1_RXC, AVB1_RD0, AVB1_RD1, AVB1_RD2, AVB1_RD3,
1323 */
1324 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1325 RCAR_GP_PIN(6, 13), RCAR_GP_PIN(6, 12),
1326 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 18),
1327 RCAR_GP_PIN(6, 9), RCAR_GP_PIN(6, 8),
1328 RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 14),
1329 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 19),
1330};
1331static const unsigned int avb1_rgmii_mux[] = {
1332 AVB1_TX_CTL_MARK, AVB1_TXC_MARK,
1333 AVB1_TD0_MARK, AVB1_TD1_MARK,
1334 AVB1_TD2_MARK, AVB1_TD3_MARK,
1335 AVB1_RX_CTL_MARK, AVB1_RXC_MARK,
1336 AVB1_RD0_MARK, AVB1_RD1_MARK,
1337 AVB1_RD2_MARK, AVB1_RD3_MARK,
1338};
1339static const unsigned int avb1_txcrefclk_pins[] = {
1340 /* AVB1_TXCREFCLK */
1341 RCAR_GP_PIN(6, 20),
1342};
1343static const unsigned int avb1_txcrefclk_mux[] = {
1344 AVB1_TXCREFCLK_MARK,
1345};
1346static const unsigned int avb1_avtp_pps_pins[] = {
1347 /* AVB1_AVTP_PPS */
1348 RCAR_GP_PIN(6, 10),
1349};
1350static const unsigned int avb1_avtp_pps_mux[] = {
1351 AVB1_AVTP_PPS_MARK,
1352};
1353static const unsigned int avb1_avtp_capture_pins[] = {
1354 /* AVB1_AVTP_CAPTURE */
1355 RCAR_GP_PIN(6, 11),
1356};
1357static const unsigned int avb1_avtp_capture_mux[] = {
1358 AVB1_AVTP_CAPTURE_MARK,
1359};
1360static const unsigned int avb1_avtp_match_pins[] = {
1361 /* AVB1_AVTP_MATCH */
1362 RCAR_GP_PIN(6, 5),
1363};
1364static const unsigned int avb1_avtp_match_mux[] = {
1365 AVB1_AVTP_MATCH_MARK,
1366};
1367
1368/* - AVB2 ------------------------------------------------ */
1369static const unsigned int avb2_link_pins[] = {
1370 /* AVB2_LINK */
1371 RCAR_GP_PIN(5, 3),
1372};
1373static const unsigned int avb2_link_mux[] = {
1374 AVB2_LINK_MARK,
1375};
1376static const unsigned int avb2_magic_pins[] = {
1377 /* AVB2_MAGIC */
1378 RCAR_GP_PIN(5, 5),
1379};
1380static const unsigned int avb2_magic_mux[] = {
1381 AVB2_MAGIC_MARK,
1382};
1383static const unsigned int avb2_phy_int_pins[] = {
1384 /* AVB2_PHY_INT */
1385 RCAR_GP_PIN(5, 4),
1386};
1387static const unsigned int avb2_phy_int_mux[] = {
1388 AVB2_PHY_INT_MARK,
1389};
1390static const unsigned int avb2_mdio_pins[] = {
1391 /* AVB2_MDC, AVB2_MDIO */
1392 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 10),
1393};
1394static const unsigned int avb2_mdio_mux[] = {
1395 AVB2_MDC_MARK, AVB2_MDIO_MARK,
1396};
1397static const unsigned int avb2_rgmii_pins[] = {
1398 /*
1399 * AVB2_TX_CTL, AVB2_TXC, AVB2_TD0, AVB2_TD1, AVB2_TD2, AVB2_TD3,
1400 * AVB2_RX_CTL, AVB2_RXC, AVB2_RD0, AVB2_RD1, AVB2_RD2, AVB2_RD3,
1401 */
1402 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 16),
1403 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 12),
1404 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 8),
1405 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 18),
1406 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 14),
1407 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 9),
1408};
1409static const unsigned int avb2_rgmii_mux[] = {
1410 AVB2_TX_CTL_MARK, AVB2_TXC_MARK,
1411 AVB2_TD0_MARK, AVB2_TD1_MARK,
1412 AVB2_TD2_MARK, AVB2_TD3_MARK,
1413 AVB2_RX_CTL_MARK, AVB2_RXC_MARK,
1414 AVB2_RD0_MARK, AVB2_RD1_MARK,
1415 AVB2_RD2_MARK, AVB2_RD3_MARK,
1416};
1417static const unsigned int avb2_txcrefclk_pins[] = {
1418 /* AVB2_TXCREFCLK */
1419 RCAR_GP_PIN(5, 7),
1420};
1421static const unsigned int avb2_txcrefclk_mux[] = {
1422 AVB2_TXCREFCLK_MARK,
1423};
1424static const unsigned int avb2_avtp_pps_pins[] = {
1425 /* AVB2_AVTP_PPS */
1426 RCAR_GP_PIN(5, 0),
1427};
1428static const unsigned int avb2_avtp_pps_mux[] = {
1429 AVB2_AVTP_PPS_MARK,
1430};
1431static const unsigned int avb2_avtp_capture_pins[] = {
1432 /* AVB2_AVTP_CAPTURE */
1433 RCAR_GP_PIN(5, 1),
1434};
1435static const unsigned int avb2_avtp_capture_mux[] = {
1436 AVB2_AVTP_CAPTURE_MARK,
1437};
1438static const unsigned int avb2_avtp_match_pins[] = {
1439 /* AVB2_AVTP_MATCH */
1440 RCAR_GP_PIN(5, 2),
1441};
1442static const unsigned int avb2_avtp_match_mux[] = {
1443 AVB2_AVTP_MATCH_MARK,
1444};
1445
1446/* - CANFD0 ----------------------------------------------------------------- */
1447static const unsigned int canfd0_data_pins[] = {
1448 /* CANFD0_TX, CANFD0_RX */
1449 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1450};
1451static const unsigned int canfd0_data_mux[] = {
1452 CANFD0_TX_MARK, CANFD0_RX_MARK,
1453};
1454
1455/* - CANFD1 ----------------------------------------------------------------- */
1456static const unsigned int canfd1_data_pins[] = {
1457 /* CANFD1_TX, CANFD1_RX */
1458 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 19),
1459};
1460static const unsigned int canfd1_data_mux[] = {
1461 CANFD1_TX_MARK, CANFD1_RX_MARK,
1462};
1463
1464/* - CANFD2 ----------------------------------------------------------------- */
1465static const unsigned int canfd2_data_pins[] = {
1466 /* CANFD2_TX, CANFD2_RX */
1467 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1468};
1469static const unsigned int canfd2_data_mux[] = {
1470 CANFD2_TX_MARK, CANFD2_RX_MARK,
1471};
1472
1473/* - CANFD3 ----------------------------------------------------------------- */
1474static const unsigned int canfd3_data_pins[] = {
1475 /* CANFD3_TX, CANFD3_RX */
1476 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
1477};
1478static const unsigned int canfd3_data_mux[] = {
1479 CANFD3_TX_MARK, CANFD3_RX_MARK,
1480};
1481
1482/* - CANFD Clock ------------------------------------------------------------ */
1483static const unsigned int can_clk_pins[] = {
1484 /* CAN_CLK */
1485 RCAR_GP_PIN(2, 9),
1486};
1487static const unsigned int can_clk_mux[] = {
1488 CAN_CLK_MARK,
1489};
1490
1491/* - HSCIF0 ----------------------------------------------------------------- */
1492static const unsigned int hscif0_data_pins[] = {
1493 /* HRX0, HTX0 */
1494 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
1495};
1496static const unsigned int hscif0_data_mux[] = {
1497 HRX0_MARK, HTX0_MARK,
1498};
1499static const unsigned int hscif0_clk_pins[] = {
1500 /* HSCK0 */
1501 RCAR_GP_PIN(1, 15),
1502};
1503static const unsigned int hscif0_clk_mux[] = {
1504 HSCK0_MARK,
1505};
1506static const unsigned int hscif0_ctrl_pins[] = {
1507 /* HRTS0_N, HCTS0_N */
1508 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1509};
1510static const unsigned int hscif0_ctrl_mux[] = {
1511 HRTS0_N_MARK, HCTS0_N_MARK,
1512};
1513
1514/* - HSCIF1_A ----------------------------------------------------------------- */
1515static const unsigned int hscif1_data_a_pins[] = {
1516 /* HRX1_A, HTX1_A */
1517 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
1518};
1519static const unsigned int hscif1_data_a_mux[] = {
1520 HRX1_A_MARK, HTX1_A_MARK,
1521};
1522static const unsigned int hscif1_clk_a_pins[] = {
1523 /* HSCK1_A */
1524 RCAR_GP_PIN(0, 18),
1525};
1526static const unsigned int hscif1_clk_a_mux[] = {
1527 HSCK1_A_MARK,
1528};
1529static const unsigned int hscif1_ctrl_a_pins[] = {
1530 /* HRTS1_N_A, HCTS1_N_A */
1531 RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
1532};
1533static const unsigned int hscif1_ctrl_a_mux[] = {
1534 HRTS1_N_A_MARK, HCTS1_N_A_MARK,
1535};
1536
1537/* - HSCIF1_B ---------------------------------------------------------------- */
1538static const unsigned int hscif1_data_b_pins[] = {
1539 /* HRX1_B, HTX1_B */
1540 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
1541};
1542static const unsigned int hscif1_data_b_mux[] = {
1543 HRX1_B_MARK, HTX1_B_MARK,
1544};
1545static const unsigned int hscif1_clk_b_pins[] = {
1546 /* HSCK1_B */
1547 RCAR_GP_PIN(1, 10),
1548};
1549static const unsigned int hscif1_clk_b_mux[] = {
1550 HSCK1_B_MARK,
1551};
1552static const unsigned int hscif1_ctrl_b_pins[] = {
1553 /* HRTS1_N_B, HCTS1_N_B */
1554 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
1555};
1556static const unsigned int hscif1_ctrl_b_mux[] = {
1557 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
1558};
1559
1560/* - HSCIF2 ----------------------------------------------------------------- */
1561static const unsigned int hscif2_data_pins[] = {
1562 /* HRX2, HTX2 */
1563 RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
1564};
1565static const unsigned int hscif2_data_mux[] = {
1566 HRX2_MARK, HTX2_MARK,
1567};
1568static const unsigned int hscif2_clk_pins[] = {
1569 /* HSCK2 */
1570 RCAR_GP_PIN(4, 13),
1571};
1572static const unsigned int hscif2_clk_mux[] = {
1573 HSCK2_MARK,
1574};
1575static const unsigned int hscif2_ctrl_pins[] = {
1576 /* HRTS2_N, HCTS2_N */
1577 RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 12),
1578};
1579static const unsigned int hscif2_ctrl_mux[] = {
1580 HRTS2_N_MARK, HCTS2_N_MARK,
1581};
1582
1583/* - HSCIF3_A ----------------------------------------------------------------- */
1584static const unsigned int hscif3_data_a_pins[] = {
1585 /* HRX3_A, HTX3_A */
1586 RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 28),
1587};
1588static const unsigned int hscif3_data_a_mux[] = {
1589 HRX3_A_MARK, HTX3_A_MARK,
1590};
1591static const unsigned int hscif3_clk_a_pins[] = {
1592 /* HSCK3_A */
1593 RCAR_GP_PIN(1, 25),
1594};
1595static const unsigned int hscif3_clk_a_mux[] = {
1596 HSCK3_A_MARK,
1597};
1598static const unsigned int hscif3_ctrl_a_pins[] = {
1599 /* HRTS3_N_A, HCTS3_N_A */
1600 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 27),
1601};
1602static const unsigned int hscif3_ctrl_a_mux[] = {
1603 HRTS3_N_A_MARK, HCTS3_N_A_MARK,
1604};
1605
1606/* - HSCIF3_B ----------------------------------------------------------------- */
1607static const unsigned int hscif3_data_b_pins[] = {
1608 /* HRX3_B, HTX3_B */
1609 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 0),
1610};
1611static const unsigned int hscif3_data_b_mux[] = {
1612 HRX3_B_MARK, HTX3_B_MARK,
1613};
1614static const unsigned int hscif3_clk_b_pins[] = {
1615 /* HSCK3_B */
1616 RCAR_GP_PIN(1, 3),
1617};
1618static const unsigned int hscif3_clk_b_mux[] = {
1619 HSCK3_B_MARK,
1620};
1621static const unsigned int hscif3_ctrl_b_pins[] = {
1622 /* HRTS3_N_B, HCTS3_N_B */
1623 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
1624};
1625static const unsigned int hscif3_ctrl_b_mux[] = {
1626 HRTS3_N_B_MARK, HCTS3_N_B_MARK,
1627};
1628
1629/* - I2C0 ------------------------------------------------------------------- */
1630static const unsigned int i2c0_pins[] = {
1631 /* SDA0, SCL0 */
1632 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
1633};
1634static const unsigned int i2c0_mux[] = {
1635 SDA0_MARK, SCL0_MARK,
1636};
1637
1638/* - I2C1 ------------------------------------------------------------------- */
1639static const unsigned int i2c1_pins[] = {
1640 /* SDA1, SCL1 */
1641 RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1642};
1643static const unsigned int i2c1_mux[] = {
1644 SDA1_MARK, SCL1_MARK,
1645};
1646
1647/* - I2C2 ------------------------------------------------------------------- */
1648static const unsigned int i2c2_pins[] = {
1649 /* SDA2, SCL2 */
1650 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 4),
1651};
1652static const unsigned int i2c2_mux[] = {
1653 SDA2_MARK, SCL2_MARK,
1654};
1655
1656/* - I2C3 ------------------------------------------------------------------- */
1657static const unsigned int i2c3_pins[] = {
1658 /* SDA3, SCL3 */
1659 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6),
1660};
1661static const unsigned int i2c3_mux[] = {
1662 SDA3_MARK, SCL3_MARK,
1663};
1664
1665/* - MMC -------------------------------------------------------------------- */
1666static const unsigned int mmc_data_pins[] = {
1667 /* MMC_SD_D[0:3], MMC_D[4:7] */
1668 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
1669 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 5),
1670 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6),
1671 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
1672};
1673static const unsigned int mmc_data_mux[] = {
1674 MMC_SD_D0_MARK, MMC_SD_D1_MARK,
1675 MMC_SD_D2_MARK, MMC_SD_D3_MARK,
1676 MMC_D4_MARK, MMC_D5_MARK,
1677 MMC_D6_MARK, MMC_D7_MARK,
1678};
1679static const unsigned int mmc_ctrl_pins[] = {
1680 /* MMC_SD_CLK, MMC_SD_CMD */
1681 RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 10),
1682};
1683static const unsigned int mmc_ctrl_mux[] = {
1684 MMC_SD_CLK_MARK, MMC_SD_CMD_MARK,
1685};
1686static const unsigned int mmc_cd_pins[] = {
1687 /* SD_CD */
1688 RCAR_GP_PIN(3, 11),
1689};
1690static const unsigned int mmc_cd_mux[] = {
1691 SD_CD_MARK,
1692};
1693static const unsigned int mmc_wp_pins[] = {
1694 /* SD_WP */
1695 RCAR_GP_PIN(3, 12),
1696};
1697static const unsigned int mmc_wp_mux[] = {
1698 SD_WP_MARK,
1699};
1700static const unsigned int mmc_ds_pins[] = {
1701 /* MMC_DS */
1702 RCAR_GP_PIN(3, 4),
1703};
1704static const unsigned int mmc_ds_mux[] = {
1705 MMC_DS_MARK,
1706};
1707
1708/* - MSIOF0 ----------------------------------------------------------------- */
1709static const unsigned int msiof0_clk_pins[] = {
1710 /* MSIOF0_SCK */
1711 RCAR_GP_PIN(1, 10),
1712};
1713static const unsigned int msiof0_clk_mux[] = {
1714 MSIOF0_SCK_MARK,
1715};
1716static const unsigned int msiof0_sync_pins[] = {
1717 /* MSIOF0_SYNC */
1718 RCAR_GP_PIN(1, 8),
1719};
1720static const unsigned int msiof0_sync_mux[] = {
1721 MSIOF0_SYNC_MARK,
1722};
1723static const unsigned int msiof0_ss1_pins[] = {
1724 /* MSIOF0_SS1 */
1725 RCAR_GP_PIN(1, 7),
1726};
1727static const unsigned int msiof0_ss1_mux[] = {
1728 MSIOF0_SS1_MARK,
1729};
1730static const unsigned int msiof0_ss2_pins[] = {
1731 /* MSIOF0_SS2 */
1732 RCAR_GP_PIN(1, 6),
1733};
1734static const unsigned int msiof0_ss2_mux[] = {
1735 MSIOF0_SS2_MARK,
1736};
1737static const unsigned int msiof0_txd_pins[] = {
1738 /* MSIOF0_TXD */
1739 RCAR_GP_PIN(1, 9),
1740};
1741static const unsigned int msiof0_txd_mux[] = {
1742 MSIOF0_TXD_MARK,
1743};
1744static const unsigned int msiof0_rxd_pins[] = {
1745 /* MSIOF0_RXD */
1746 RCAR_GP_PIN(1, 11),
1747};
1748static const unsigned int msiof0_rxd_mux[] = {
1749 MSIOF0_RXD_MARK,
1750};
1751
1752/* - MSIOF1 ----------------------------------------------------------------- */
1753static const unsigned int msiof1_clk_pins[] = {
1754 /* MSIOF1_SCK */
1755 RCAR_GP_PIN(1, 3),
1756};
1757static const unsigned int msiof1_clk_mux[] = {
1758 MSIOF1_SCK_MARK,
1759};
1760static const unsigned int msiof1_sync_pins[] = {
1761 /* MSIOF1_SYNC */
1762 RCAR_GP_PIN(1, 2),
1763};
1764static const unsigned int msiof1_sync_mux[] = {
1765 MSIOF1_SYNC_MARK,
1766};
1767static const unsigned int msiof1_ss1_pins[] = {
1768 /* MSIOF1_SS1 */
1769 RCAR_GP_PIN(1, 1),
1770};
1771static const unsigned int msiof1_ss1_mux[] = {
1772 MSIOF1_SS1_MARK,
1773};
1774static const unsigned int msiof1_ss2_pins[] = {
1775 /* MSIOF1_SS2 */
1776 RCAR_GP_PIN(1, 0),
1777};
1778static const unsigned int msiof1_ss2_mux[] = {
1779 MSIOF1_SS2_MARK,
1780};
1781static const unsigned int msiof1_txd_pins[] = {
1782 /* MSIOF1_TXD */
1783 RCAR_GP_PIN(1, 4),
1784};
1785static const unsigned int msiof1_txd_mux[] = {
1786 MSIOF1_TXD_MARK,
1787};
1788static const unsigned int msiof1_rxd_pins[] = {
1789 /* MSIOF1_RXD */
1790 RCAR_GP_PIN(1, 5),
1791};
1792static const unsigned int msiof1_rxd_mux[] = {
1793 MSIOF1_RXD_MARK,
1794};
1795
1796/* - MSIOF2 ----------------------------------------------------------------- */
1797static const unsigned int msiof2_clk_pins[] = {
1798 /* MSIOF2_SCK */
1799 RCAR_GP_PIN(0, 17),
1800};
1801static const unsigned int msiof2_clk_mux[] = {
1802 MSIOF2_SCK_MARK,
1803};
1804static const unsigned int msiof2_sync_pins[] = {
1805 /* MSIOF2_SYNC */
1806 RCAR_GP_PIN(0, 15),
1807};
1808static const unsigned int msiof2_sync_mux[] = {
1809 MSIOF2_SYNC_MARK,
1810};
1811static const unsigned int msiof2_ss1_pins[] = {
1812 /* MSIOF2_SS1 */
1813 RCAR_GP_PIN(0, 14),
1814};
1815static const unsigned int msiof2_ss1_mux[] = {
1816 MSIOF2_SS1_MARK,
1817};
1818static const unsigned int msiof2_ss2_pins[] = {
1819 /* MSIOF2_SS2 */
1820 RCAR_GP_PIN(0, 13),
1821};
1822static const unsigned int msiof2_ss2_mux[] = {
1823 MSIOF2_SS2_MARK,
1824};
1825static const unsigned int msiof2_txd_pins[] = {
1826 /* MSIOF2_TXD */
1827 RCAR_GP_PIN(0, 16),
1828};
1829static const unsigned int msiof2_txd_mux[] = {
1830 MSIOF2_TXD_MARK,
1831};
1832static const unsigned int msiof2_rxd_pins[] = {
1833 /* MSIOF2_RXD */
1834 RCAR_GP_PIN(0, 18),
1835};
1836static const unsigned int msiof2_rxd_mux[] = {
1837 MSIOF2_RXD_MARK,
1838};
1839
1840/* - MSIOF3 ----------------------------------------------------------------- */
1841static const unsigned int msiof3_clk_pins[] = {
1842 /* MSIOF3_SCK */
1843 RCAR_GP_PIN(0, 3),
1844};
1845static const unsigned int msiof3_clk_mux[] = {
1846 MSIOF3_SCK_MARK,
1847};
1848static const unsigned int msiof3_sync_pins[] = {
1849 /* MSIOF3_SYNC */
1850 RCAR_GP_PIN(0, 6),
1851};
1852static const unsigned int msiof3_sync_mux[] = {
1853 MSIOF3_SYNC_MARK,
1854};
1855static const unsigned int msiof3_ss1_pins[] = {
1856 /* MSIOF3_SS1 */
1857 RCAR_GP_PIN(0, 1),
1858};
1859static const unsigned int msiof3_ss1_mux[] = {
1860 MSIOF3_SS1_MARK,
1861};
1862static const unsigned int msiof3_ss2_pins[] = {
1863 /* MSIOF3_SS2 */
1864 RCAR_GP_PIN(0, 2),
1865};
1866static const unsigned int msiof3_ss2_mux[] = {
1867 MSIOF3_SS2_MARK,
1868};
1869static const unsigned int msiof3_txd_pins[] = {
1870 /* MSIOF3_TXD */
1871 RCAR_GP_PIN(0, 4),
1872};
1873static const unsigned int msiof3_txd_mux[] = {
1874 MSIOF3_TXD_MARK,
1875};
1876static const unsigned int msiof3_rxd_pins[] = {
1877 /* MSIOF3_RXD */
1878 RCAR_GP_PIN(0, 5),
1879};
1880static const unsigned int msiof3_rxd_mux[] = {
1881 MSIOF3_RXD_MARK,
1882};
1883
1884/* - MSIOF4 ----------------------------------------------------------------- */
1885static const unsigned int msiof4_clk_pins[] = {
1886 /* MSIOF4_SCK */
1887 RCAR_GP_PIN(1, 25),
1888};
1889static const unsigned int msiof4_clk_mux[] = {
1890 MSIOF4_SCK_MARK,
1891};
1892static const unsigned int msiof4_sync_pins[] = {
1893 /* MSIOF4_SYNC */
1894 RCAR_GP_PIN(1, 28),
1895};
1896static const unsigned int msiof4_sync_mux[] = {
1897 MSIOF4_SYNC_MARK,
1898};
1899static const unsigned int msiof4_ss1_pins[] = {
1900 /* MSIOF4_SS1 */
1901 RCAR_GP_PIN(1, 23),
1902};
1903static const unsigned int msiof4_ss1_mux[] = {
1904 MSIOF4_SS1_MARK,
1905};
1906static const unsigned int msiof4_ss2_pins[] = {
1907 /* MSIOF4_SS2 */
1908 RCAR_GP_PIN(1, 24),
1909};
1910static const unsigned int msiof4_ss2_mux[] = {
1911 MSIOF4_SS2_MARK,
1912};
1913static const unsigned int msiof4_txd_pins[] = {
1914 /* MSIOF4_TXD */
1915 RCAR_GP_PIN(1, 26),
1916};
1917static const unsigned int msiof4_txd_mux[] = {
1918 MSIOF4_TXD_MARK,
1919};
1920static const unsigned int msiof4_rxd_pins[] = {
1921 /* MSIOF4_RXD */
1922 RCAR_GP_PIN(1, 27),
1923};
1924static const unsigned int msiof4_rxd_mux[] = {
1925 MSIOF4_RXD_MARK,
1926};
1927
1928/* - MSIOF5 ----------------------------------------------------------------- */
1929static const unsigned int msiof5_clk_pins[] = {
1930 /* MSIOF5_SCK */
1931 RCAR_GP_PIN(0, 11),
1932};
1933static const unsigned int msiof5_clk_mux[] = {
1934 MSIOF5_SCK_MARK,
1935};
1936static const unsigned int msiof5_sync_pins[] = {
1937 /* MSIOF5_SYNC */
1938 RCAR_GP_PIN(0, 9),
1939};
1940static const unsigned int msiof5_sync_mux[] = {
1941 MSIOF5_SYNC_MARK,
1942};
1943static const unsigned int msiof5_ss1_pins[] = {
1944 /* MSIOF5_SS1 */
1945 RCAR_GP_PIN(0, 8),
1946};
1947static const unsigned int msiof5_ss1_mux[] = {
1948 MSIOF5_SS1_MARK,
1949};
1950static const unsigned int msiof5_ss2_pins[] = {
1951 /* MSIOF5_SS2 */
1952 RCAR_GP_PIN(0, 7),
1953};
1954static const unsigned int msiof5_ss2_mux[] = {
1955 MSIOF5_SS2_MARK,
1956};
1957static const unsigned int msiof5_txd_pins[] = {
1958 /* MSIOF5_TXD */
1959 RCAR_GP_PIN(0, 10),
1960};
1961static const unsigned int msiof5_txd_mux[] = {
1962 MSIOF5_TXD_MARK,
1963};
1964static const unsigned int msiof5_rxd_pins[] = {
1965 /* MSIOF5_RXD */
1966 RCAR_GP_PIN(0, 12),
1967};
1968static const unsigned int msiof5_rxd_mux[] = {
1969 MSIOF5_RXD_MARK,
1970};
1971
1972/* - PCIE ------------------------------------------------------------------- */
1973static const unsigned int pcie0_clkreq_n_pins[] = {
1974 /* PCIE0_CLKREQ_N */
1975 RCAR_GP_PIN(4, 21),
1976};
1977
1978static const unsigned int pcie0_clkreq_n_mux[] = {
1979 PCIE0_CLKREQ_N_MARK,
1980};
1981
1982/* - PWM0_A ------------------------------------------------------------------- */
1983static const unsigned int pwm0_a_pins[] = {
1984 /* PWM0_A */
1985 RCAR_GP_PIN(1, 15),
1986};
1987static const unsigned int pwm0_a_mux[] = {
1988 PWM0_A_MARK,
1989};
1990
1991/* - PWM0_B ------------------------------------------------------------------- */
1992static const unsigned int pwm0_b_pins[] = {
1993 /* PWM0_B */
1994 RCAR_GP_PIN(1, 14),
1995};
1996static const unsigned int pwm0_b_mux[] = {
1997 PWM0_B_MARK,
1998};
1999
2000/* - PWM1_A ------------------------------------------------------------------- */
2001static const unsigned int pwm1_a_pins[] = {
2002 /* PWM1_A */
2003 RCAR_GP_PIN(3, 13),
2004};
2005static const unsigned int pwm1_a_mux[] = {
2006 PWM1_A_MARK,
2007};
2008
2009/* - PWM1_B ------------------------------------------------------------------- */
2010static const unsigned int pwm1_b_pins[] = {
2011 /* PWM1_B */
2012 RCAR_GP_PIN(2, 13),
2013};
2014static const unsigned int pwm1_b_mux[] = {
2015 PWM1_B_MARK,
2016};
2017
2018/* - PWM1_C ------------------------------------------------------------------- */
2019static const unsigned int pwm1_c_pins[] = {
2020 /* PWM1_C */
2021 RCAR_GP_PIN(2, 17),
2022};
2023static const unsigned int pwm1_c_mux[] = {
2024 PWM1_C_MARK,
2025};
2026
2027/* - PWM2_A ------------------------------------------------------------------- */
2028static const unsigned int pwm2_a_pins[] = {
2029 /* PWM2_A */
2030 RCAR_GP_PIN(3, 14),
2031};
2032static const unsigned int pwm2_a_mux[] = {
2033 PWM2_A_MARK,
2034};
2035
2036/* - PWM2_B ------------------------------------------------------------------- */
2037static const unsigned int pwm2_b_pins[] = {
2038 /* PWM2_B */
2039 RCAR_GP_PIN(2, 14),
2040};
2041static const unsigned int pwm2_b_mux[] = {
2042 PWM2_B_MARK,
2043};
2044
2045/* - PWM2_C ------------------------------------------------------------------- */
2046static const unsigned int pwm2_c_pins[] = {
2047 /* PWM2_C */
2048 RCAR_GP_PIN(2, 19),
2049};
2050static const unsigned int pwm2_c_mux[] = {
2051 PWM2_C_MARK,
2052};
2053
2054/* - PWM3_A ------------------------------------------------------------------- */
2055static const unsigned int pwm3_a_pins[] = {
2056 /* PWM3_A */
2057 RCAR_GP_PIN(4, 14),
2058};
2059static const unsigned int pwm3_a_mux[] = {
2060 PWM3_A_MARK,
2061};
2062
2063/* - PWM3_B ------------------------------------------------------------------- */
2064static const unsigned int pwm3_b_pins[] = {
2065 /* PWM3_B */
2066 RCAR_GP_PIN(2, 15),
2067};
2068static const unsigned int pwm3_b_mux[] = {
2069 PWM3_B_MARK,
2070};
2071
2072/* - PWM3_C ------------------------------------------------------------------- */
2073static const unsigned int pwm3_c_pins[] = {
2074 /* PWM3_C */
2075 RCAR_GP_PIN(1, 22),
2076};
2077static const unsigned int pwm3_c_mux[] = {
2078 PWM3_C_MARK,
2079};
2080
2081/* - PWM4 ------------------------------------------------------------------- */
2082static const unsigned int pwm4_pins[] = {
2083 /* PWM4 */
2084 RCAR_GP_PIN(4, 15),
2085};
2086static const unsigned int pwm4_mux[] = {
2087 PWM4_MARK,
2088};
2089
2090/* - QSPI0 ------------------------------------------------------------------ */
2091static const unsigned int qspi0_ctrl_pins[] = {
2092 /* SPCLK, SSL */
2093 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 15),
2094};
2095static const unsigned int qspi0_ctrl_mux[] = {
2096 QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
2097};
2098static const unsigned int qspi0_data_pins[] = {
2099 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2100 RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2101 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2102};
2103static const unsigned int qspi0_data_mux[] = {
2104 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
2105 QSPI0_IO2_MARK, QSPI0_IO3_MARK
2106};
2107
2108/* - QSPI1 ------------------------------------------------------------------ */
2109static const unsigned int qspi1_ctrl_pins[] = {
2110 /* SPCLK, SSL */
2111 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 25),
2112};
2113static const unsigned int qspi1_ctrl_mux[] = {
2114 QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
2115};
2116static const unsigned int qspi1_data_pins[] = {
2117 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2118 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 23),
2119 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 26),
2120};
2121static const unsigned int qspi1_data_mux[] = {
2122 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
2123 QSPI1_IO2_MARK, QSPI1_IO3_MARK
2124};
2125
2126/* - SCIF0 ------------------------------------------------------------------ */
2127static const unsigned int scif0_data_pins[] = {
2128 /* RX0, TX0 */
2129 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
2130};
2131static const unsigned int scif0_data_mux[] = {
2132 RX0_MARK, TX0_MARK,
2133};
2134static const unsigned int scif0_clk_pins[] = {
2135 /* SCK0 */
2136 RCAR_GP_PIN(1, 15),
2137};
2138static const unsigned int scif0_clk_mux[] = {
2139 SCK0_MARK,
2140};
2141static const unsigned int scif0_ctrl_pins[] = {
2142 /* RTS0_N, CTS0_N */
2143 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2144};
2145static const unsigned int scif0_ctrl_mux[] = {
2146 RTS0_N_MARK, CTS0_N_MARK,
2147};
2148
2149/* - SCIF1_A ------------------------------------------------------------------ */
2150static const unsigned int scif1_data_a_pins[] = {
2151 /* RX1_A, TX1_A */
2152 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2153};
2154static const unsigned int scif1_data_a_mux[] = {
2155 RX1_A_MARK, TX1_A_MARK,
2156};
2157static const unsigned int scif1_clk_a_pins[] = {
2158 /* SCK1_A */
2159 RCAR_GP_PIN(0, 18),
2160};
2161static const unsigned int scif1_clk_a_mux[] = {
2162 SCK1_A_MARK,
2163};
2164static const unsigned int scif1_ctrl_a_pins[] = {
2165 /* RTS1_N_A, CTS1_N_A */
2166 RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
2167};
2168static const unsigned int scif1_ctrl_a_mux[] = {
2169 RTS1_N_A_MARK, CTS1_N_A_MARK,
2170};
2171
2172/* - SCIF1_B ------------------------------------------------------------------ */
2173static const unsigned int scif1_data_b_pins[] = {
2174 /* RX1_B, TX1_B */
2175 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
2176};
2177static const unsigned int scif1_data_b_mux[] = {
2178 RX1_B_MARK, TX1_B_MARK,
2179};
2180static const unsigned int scif1_clk_b_pins[] = {
2181 /* SCK1_B */
2182 RCAR_GP_PIN(1, 10),
2183};
2184static const unsigned int scif1_clk_b_mux[] = {
2185 SCK1_B_MARK,
2186};
2187static const unsigned int scif1_ctrl_b_pins[] = {
2188 /* RTS1_N_B, CTS1_N_B */
2189 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
2190};
2191static const unsigned int scif1_ctrl_b_mux[] = {
2192 RTS1_N_B_MARK, CTS1_N_B_MARK,
2193};
2194
2195/* - SCIF3_A ------------------------------------------------------------------ */
2196static const unsigned int scif3_data_a_pins[] = {
2197 /* RX3_A, TX3_A */
2198 RCAR_GP_PIN(1, 27), RCAR_GP_PIN(1, 28),
2199};
2200static const unsigned int scif3_data_a_mux[] = {
2201 RX3_A_MARK, TX3_A_MARK,
2202};
2203static const unsigned int scif3_clk_a_pins[] = {
2204 /* SCK3_A */
2205 RCAR_GP_PIN(1, 24),
2206};
2207static const unsigned int scif3_clk_a_mux[] = {
2208 SCK3_A_MARK,
2209};
2210static const unsigned int scif3_ctrl_a_pins[] = {
2211 /* RTS3_N_A, CTS3_N_A */
2212 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2213};
2214static const unsigned int scif3_ctrl_a_mux[] = {
2215 RTS3_N_A_MARK, CTS3_N_A_MARK,
2216};
2217
2218/* - SCIF3_B ------------------------------------------------------------------ */
2219static const unsigned int scif3_data_b_pins[] = {
2220 /* RX3_B, TX3_B */
2221 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
2222};
2223static const unsigned int scif3_data_b_mux[] = {
2224 RX3_B_MARK, TX3_B_MARK,
2225};
2226static const unsigned int scif3_clk_b_pins[] = {
2227 /* SCK3_B */
2228 RCAR_GP_PIN(1, 4),
2229};
2230static const unsigned int scif3_clk_b_mux[] = {
2231 SCK3_B_MARK,
2232};
2233static const unsigned int scif3_ctrl_b_pins[] = {
2234 /* RTS3_N_B, CTS3_N_B */
2235 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
2236};
2237static const unsigned int scif3_ctrl_b_mux[] = {
2238 RTS3_N_B_MARK, CTS3_N_B_MARK,
2239};
2240
2241/* - SCIF4 ------------------------------------------------------------------ */
2242static const unsigned int scif4_data_pins[] = {
2243 /* RX4, TX4 */
2244 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 12),
2245};
2246static const unsigned int scif4_data_mux[] = {
2247 RX4_MARK, TX4_MARK,
2248};
2249static const unsigned int scif4_clk_pins[] = {
2250 /* SCK4 */
2251 RCAR_GP_PIN(4, 8),
2252};
2253static const unsigned int scif4_clk_mux[] = {
2254 SCK4_MARK,
2255};
2256static const unsigned int scif4_ctrl_pins[] = {
2257 /* RTS4_N, CTS4_N */
2258 RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 9),
2259};
2260static const unsigned int scif4_ctrl_mux[] = {
2261 RTS4_N_MARK, CTS4_N_MARK,
2262};
2263
2264/* - SCIF Clock ------------------------------------------------------------- */
2265static const unsigned int scif_clk_pins[] = {
2266 /* SCIF_CLK */
2267 RCAR_GP_PIN(1, 17),
2268};
2269static const unsigned int scif_clk_mux[] = {
2270 SCIF_CLK_MARK,
2271};
2272
2273static const unsigned int scif_clk2_pins[] = {
2274 /* SCIF_CLK2 */
2275 RCAR_GP_PIN(4, 11),
2276};
2277static const unsigned int scif_clk2_mux[] = {
2278 SCIF_CLK2_MARK,
2279};
2280
2281/* - SSI ------------------------------------------------- */
2282static const unsigned int ssi_data_pins[] = {
2283 /* SSI_SD */
2284 RCAR_GP_PIN(1, 20),
2285};
2286static const unsigned int ssi_data_mux[] = {
2287 SSI_SD_MARK,
2288};
2289static const unsigned int ssi_ctrl_pins[] = {
2290 /* SSI_SCK, SSI_WS */
2291 RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
2292};
2293static const unsigned int ssi_ctrl_mux[] = {
2294 SSI_SCK_MARK, SSI_WS_MARK,
2295};
2296
2297/* - TPU_A ------------------------------------------------------------------- */
2298static const unsigned int tpu_to0_a_pins[] = {
2299 /* TPU0TO0_A */
2300 RCAR_GP_PIN(2, 8),
2301};
2302static const unsigned int tpu_to0_a_mux[] = {
2303 TPU0TO0_A_MARK,
2304};
2305static const unsigned int tpu_to1_a_pins[] = {
2306 /* TPU0TO1_A */
2307 RCAR_GP_PIN(2, 7),
2308};
2309static const unsigned int tpu_to1_a_mux[] = {
2310 TPU0TO1_A_MARK,
2311};
2312static const unsigned int tpu_to2_a_pins[] = {
2313 /* TPU0TO2_A */
2314 RCAR_GP_PIN(2, 12),
2315};
2316static const unsigned int tpu_to2_a_mux[] = {
2317 TPU0TO2_A_MARK,
2318};
2319static const unsigned int tpu_to3_a_pins[] = {
2320 /* TPU0TO3_A */
2321 RCAR_GP_PIN(2, 13),
2322};
2323static const unsigned int tpu_to3_a_mux[] = {
2324 TPU0TO3_A_MARK,
2325};
2326
2327/* - TPU_B ------------------------------------------------------------------- */
2328static const unsigned int tpu_to0_b_pins[] = {
2329 /* TPU0TO0_B */
2330 RCAR_GP_PIN(1, 25),
2331};
2332static const unsigned int tpu_to0_b_mux[] = {
2333 TPU0TO0_B_MARK,
2334};
2335static const unsigned int tpu_to1_b_pins[] = {
2336 /* TPU0TO1_B */
2337 RCAR_GP_PIN(1, 26),
2338};
2339static const unsigned int tpu_to1_b_mux[] = {
2340 TPU0TO1_B_MARK,
2341};
2342static const unsigned int tpu_to2_b_pins[] = {
2343 /* TPU0TO2_B */
2344 RCAR_GP_PIN(2, 0),
2345};
2346static const unsigned int tpu_to2_b_mux[] = {
2347 TPU0TO2_B_MARK,
2348};
2349static const unsigned int tpu_to3_b_pins[] = {
2350 /* TPU0TO3_B */
2351 RCAR_GP_PIN(2, 1),
2352};
2353static const unsigned int tpu_to3_b_mux[] = {
2354 TPU0TO3_B_MARK,
2355};
2356
2357static const struct sh_pfc_pin_group pinmux_groups[] = {
2358 SH_PFC_PIN_GROUP(audio_clkin),
2359 SH_PFC_PIN_GROUP(audio_clkout),
2360
2361 SH_PFC_PIN_GROUP(avb0_link),
2362 SH_PFC_PIN_GROUP(avb0_magic),
2363 SH_PFC_PIN_GROUP(avb0_phy_int),
2364 SH_PFC_PIN_GROUP(avb0_mdio),
2365 SH_PFC_PIN_GROUP(avb0_rgmii),
2366 SH_PFC_PIN_GROUP(avb0_txcrefclk),
2367 SH_PFC_PIN_GROUP(avb0_avtp_pps),
2368 SH_PFC_PIN_GROUP(avb0_avtp_capture),
2369 SH_PFC_PIN_GROUP(avb0_avtp_match),
2370
2371 SH_PFC_PIN_GROUP(avb1_link),
2372 SH_PFC_PIN_GROUP(avb1_magic),
2373 SH_PFC_PIN_GROUP(avb1_phy_int),
2374 SH_PFC_PIN_GROUP(avb1_mdio),
2375 SH_PFC_PIN_GROUP(avb1_rgmii),
2376 SH_PFC_PIN_GROUP(avb1_txcrefclk),
2377 SH_PFC_PIN_GROUP(avb1_avtp_pps),
2378 SH_PFC_PIN_GROUP(avb1_avtp_capture),
2379 SH_PFC_PIN_GROUP(avb1_avtp_match),
2380
2381 SH_PFC_PIN_GROUP(avb2_link),
2382 SH_PFC_PIN_GROUP(avb2_magic),
2383 SH_PFC_PIN_GROUP(avb2_phy_int),
2384 SH_PFC_PIN_GROUP(avb2_mdio),
2385 SH_PFC_PIN_GROUP(avb2_rgmii),
2386 SH_PFC_PIN_GROUP(avb2_txcrefclk),
2387 SH_PFC_PIN_GROUP(avb2_avtp_pps),
2388 SH_PFC_PIN_GROUP(avb2_avtp_capture),
2389 SH_PFC_PIN_GROUP(avb2_avtp_match),
2390
2391 SH_PFC_PIN_GROUP(canfd0_data),
2392 SH_PFC_PIN_GROUP(canfd1_data),
2393 SH_PFC_PIN_GROUP(canfd2_data),
2394 SH_PFC_PIN_GROUP(canfd3_data),
2395 SH_PFC_PIN_GROUP(can_clk),
2396
2397 SH_PFC_PIN_GROUP(hscif0_data),
2398 SH_PFC_PIN_GROUP(hscif0_clk),
2399 SH_PFC_PIN_GROUP(hscif0_ctrl),
2400 SH_PFC_PIN_GROUP(hscif1_data_a),
2401 SH_PFC_PIN_GROUP(hscif1_clk_a),
2402 SH_PFC_PIN_GROUP(hscif1_ctrl_a),
2403 SH_PFC_PIN_GROUP(hscif1_data_b),
2404 SH_PFC_PIN_GROUP(hscif1_clk_b),
2405 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
2406 SH_PFC_PIN_GROUP(hscif2_data),
2407 SH_PFC_PIN_GROUP(hscif2_clk),
2408 SH_PFC_PIN_GROUP(hscif2_ctrl),
2409 SH_PFC_PIN_GROUP(hscif3_data_a),
2410 SH_PFC_PIN_GROUP(hscif3_clk_a),
2411 SH_PFC_PIN_GROUP(hscif3_ctrl_a),
2412 SH_PFC_PIN_GROUP(hscif3_data_b),
2413 SH_PFC_PIN_GROUP(hscif3_clk_b),
2414 SH_PFC_PIN_GROUP(hscif3_ctrl_b),
2415
2416 SH_PFC_PIN_GROUP(i2c0),
2417 SH_PFC_PIN_GROUP(i2c1),
2418 SH_PFC_PIN_GROUP(i2c2),
2419 SH_PFC_PIN_GROUP(i2c3),
2420
2421 BUS_DATA_PIN_GROUP(mmc_data, 1),
2422 BUS_DATA_PIN_GROUP(mmc_data, 4),
2423 BUS_DATA_PIN_GROUP(mmc_data, 8),
2424 SH_PFC_PIN_GROUP(mmc_ctrl),
2425 SH_PFC_PIN_GROUP(mmc_cd),
2426 SH_PFC_PIN_GROUP(mmc_wp),
2427 SH_PFC_PIN_GROUP(mmc_ds),
2428
2429 SH_PFC_PIN_GROUP(msiof0_clk),
2430 SH_PFC_PIN_GROUP(msiof0_sync),
2431 SH_PFC_PIN_GROUP(msiof0_ss1),
2432 SH_PFC_PIN_GROUP(msiof0_ss2),
2433 SH_PFC_PIN_GROUP(msiof0_txd),
2434 SH_PFC_PIN_GROUP(msiof0_rxd),
2435
2436 SH_PFC_PIN_GROUP(msiof1_clk),
2437 SH_PFC_PIN_GROUP(msiof1_sync),
2438 SH_PFC_PIN_GROUP(msiof1_ss1),
2439 SH_PFC_PIN_GROUP(msiof1_ss2),
2440 SH_PFC_PIN_GROUP(msiof1_txd),
2441 SH_PFC_PIN_GROUP(msiof1_rxd),
2442
2443 SH_PFC_PIN_GROUP(msiof2_clk),
2444 SH_PFC_PIN_GROUP(msiof2_sync),
2445 SH_PFC_PIN_GROUP(msiof2_ss1),
2446 SH_PFC_PIN_GROUP(msiof2_ss2),
2447 SH_PFC_PIN_GROUP(msiof2_txd),
2448 SH_PFC_PIN_GROUP(msiof2_rxd),
2449
2450 SH_PFC_PIN_GROUP(msiof3_clk),
2451 SH_PFC_PIN_GROUP(msiof3_sync),
2452 SH_PFC_PIN_GROUP(msiof3_ss1),
2453 SH_PFC_PIN_GROUP(msiof3_ss2),
2454 SH_PFC_PIN_GROUP(msiof3_txd),
2455 SH_PFC_PIN_GROUP(msiof3_rxd),
2456
2457 SH_PFC_PIN_GROUP(msiof4_clk),
2458 SH_PFC_PIN_GROUP(msiof4_sync),
2459 SH_PFC_PIN_GROUP(msiof4_ss1),
2460 SH_PFC_PIN_GROUP(msiof4_ss2),
2461 SH_PFC_PIN_GROUP(msiof4_txd),
2462 SH_PFC_PIN_GROUP(msiof4_rxd),
2463
2464 SH_PFC_PIN_GROUP(msiof5_clk),
2465 SH_PFC_PIN_GROUP(msiof5_sync),
2466 SH_PFC_PIN_GROUP(msiof5_ss1),
2467 SH_PFC_PIN_GROUP(msiof5_ss2),
2468 SH_PFC_PIN_GROUP(msiof5_txd),
2469 SH_PFC_PIN_GROUP(msiof5_rxd),
2470
2471 SH_PFC_PIN_GROUP(pcie0_clkreq_n),
2472
2473 SH_PFC_PIN_GROUP(pwm0_a),
2474 SH_PFC_PIN_GROUP(pwm0_b),
2475 SH_PFC_PIN_GROUP(pwm1_a),
2476 SH_PFC_PIN_GROUP(pwm1_b),
2477 SH_PFC_PIN_GROUP(pwm1_c),
2478 SH_PFC_PIN_GROUP(pwm2_a),
2479 SH_PFC_PIN_GROUP(pwm2_b),
2480 SH_PFC_PIN_GROUP(pwm2_c),
2481 SH_PFC_PIN_GROUP(pwm3_a),
2482 SH_PFC_PIN_GROUP(pwm3_b),
2483 SH_PFC_PIN_GROUP(pwm3_c),
2484 SH_PFC_PIN_GROUP(pwm4),
2485
2486 SH_PFC_PIN_GROUP(qspi0_ctrl),
2487 BUS_DATA_PIN_GROUP(qspi0_data, 2),
2488 BUS_DATA_PIN_GROUP(qspi0_data, 4),
2489 SH_PFC_PIN_GROUP(qspi1_ctrl),
2490 BUS_DATA_PIN_GROUP(qspi1_data, 2),
2491 BUS_DATA_PIN_GROUP(qspi1_data, 4),
2492
2493 SH_PFC_PIN_GROUP(scif0_data),
2494 SH_PFC_PIN_GROUP(scif0_clk),
2495 SH_PFC_PIN_GROUP(scif0_ctrl),
2496 SH_PFC_PIN_GROUP(scif1_data_a),
2497 SH_PFC_PIN_GROUP(scif1_clk_a),
2498 SH_PFC_PIN_GROUP(scif1_ctrl_a),
2499 SH_PFC_PIN_GROUP(scif1_data_b),
2500 SH_PFC_PIN_GROUP(scif1_clk_b),
2501 SH_PFC_PIN_GROUP(scif1_ctrl_b),
2502 SH_PFC_PIN_GROUP(scif3_data_a),
2503 SH_PFC_PIN_GROUP(scif3_clk_a),
2504 SH_PFC_PIN_GROUP(scif3_ctrl_a),
2505 SH_PFC_PIN_GROUP(scif3_data_b),
2506 SH_PFC_PIN_GROUP(scif3_clk_b),
2507 SH_PFC_PIN_GROUP(scif3_ctrl_b),
2508 SH_PFC_PIN_GROUP(scif4_data),
2509 SH_PFC_PIN_GROUP(scif4_clk),
2510 SH_PFC_PIN_GROUP(scif4_ctrl),
2511 SH_PFC_PIN_GROUP(scif_clk),
2512 SH_PFC_PIN_GROUP(scif_clk2),
2513
2514 SH_PFC_PIN_GROUP(ssi_data),
2515 SH_PFC_PIN_GROUP(ssi_ctrl),
2516
2517 SH_PFC_PIN_GROUP(tpu_to0_a),
2518 SH_PFC_PIN_GROUP(tpu_to0_b),
2519 SH_PFC_PIN_GROUP(tpu_to1_a),
2520 SH_PFC_PIN_GROUP(tpu_to1_b),
2521 SH_PFC_PIN_GROUP(tpu_to2_a),
2522 SH_PFC_PIN_GROUP(tpu_to2_b),
2523 SH_PFC_PIN_GROUP(tpu_to3_a),
2524 SH_PFC_PIN_GROUP(tpu_to3_b),
2525};
2526
2527static const char * const audio_clk_groups[] = {
2528 "audio_clkin",
2529 "audio_clkout",
2530};
2531
2532static const char * const avb0_groups[] = {
2533 "avb0_link",
2534 "avb0_magic",
2535 "avb0_phy_int",
2536 "avb0_mdio",
2537 "avb0_rgmii",
2538 "avb0_txcrefclk",
2539 "avb0_avtp_pps",
2540 "avb0_avtp_capture",
2541 "avb0_avtp_match",
2542};
2543
2544static const char * const avb1_groups[] = {
2545 "avb1_link",
2546 "avb1_magic",
2547 "avb1_phy_int",
2548 "avb1_mdio",
2549 "avb1_rgmii",
2550 "avb1_txcrefclk",
2551 "avb1_avtp_pps",
2552 "avb1_avtp_capture",
2553 "avb1_avtp_match",
2554};
2555
2556static const char * const avb2_groups[] = {
2557 "avb2_link",
2558 "avb2_magic",
2559 "avb2_phy_int",
2560 "avb2_mdio",
2561 "avb2_rgmii",
2562 "avb2_txcrefclk",
2563 "avb2_avtp_pps",
2564 "avb2_avtp_capture",
2565 "avb2_avtp_match",
2566};
2567
2568static const char * const canfd0_groups[] = {
2569 "canfd0_data",
2570};
2571
2572static const char * const canfd1_groups[] = {
2573 "canfd1_data",
2574};
2575
2576static const char * const canfd2_groups[] = {
2577 "canfd2_data",
2578};
2579
2580static const char * const canfd3_groups[] = {
2581 "canfd3_data",
2582};
2583
2584static const char * const can_clk_groups[] = {
2585 "can_clk",
2586};
2587
2588static const char * const hscif0_groups[] = {
2589 "hscif0_data",
2590 "hscif0_clk",
2591 "hscif0_ctrl",
2592};
2593
2594static const char * const hscif1_groups[] = {
2595 "hscif1_data_a",
2596 "hscif1_clk_a",
2597 "hscif1_ctrl_a",
2598 "hscif1_data_b",
2599 "hscif1_clk_b",
2600 "hscif1_ctrl_b",
2601};
2602
2603static const char * const hscif2_groups[] = {
2604 "hscif2_data",
2605 "hscif2_clk",
2606 "hscif2_ctrl",
2607};
2608
2609static const char * const hscif3_groups[] = {
2610 "hscif3_data_a",
2611 "hscif3_clk_a",
2612 "hscif3_ctrl_a",
2613 "hscif3_data_b",
2614 "hscif3_clk_b",
2615 "hscif3_ctrl_b",
2616};
2617
2618static const char * const i2c0_groups[] = {
2619 "i2c0",
2620};
2621
2622static const char * const i2c1_groups[] = {
2623 "i2c1",
2624};
2625
2626static const char * const i2c2_groups[] = {
2627 "i2c2",
2628};
2629
2630static const char * const i2c3_groups[] = {
2631 "i2c3",
2632};
2633
2634static const char * const mmc_groups[] = {
2635 "mmc_data1",
2636 "mmc_data4",
2637 "mmc_data8",
2638 "mmc_ctrl",
2639 "mmc_cd",
2640 "mmc_wp",
2641 "mmc_ds",
2642};
2643
2644static const char * const msiof0_groups[] = {
2645 "msiof0_clk",
2646 "msiof0_sync",
2647 "msiof0_ss1",
2648 "msiof0_ss2",
2649 "msiof0_txd",
2650 "msiof0_rxd",
2651};
2652
2653static const char * const msiof1_groups[] = {
2654 "msiof1_clk",
2655 "msiof1_sync",
2656 "msiof1_ss1",
2657 "msiof1_ss2",
2658 "msiof1_txd",
2659 "msiof1_rxd",
2660};
2661
2662static const char * const msiof2_groups[] = {
2663 "msiof2_clk",
2664 "msiof2_sync",
2665 "msiof2_ss1",
2666 "msiof2_ss2",
2667 "msiof2_txd",
2668 "msiof2_rxd",
2669};
2670
2671static const char * const msiof3_groups[] = {
2672 "msiof3_clk",
2673 "msiof3_sync",
2674 "msiof3_ss1",
2675 "msiof3_ss2",
2676 "msiof3_txd",
2677 "msiof3_rxd",
2678};
2679
2680static const char * const msiof4_groups[] = {
2681 "msiof4_clk",
2682 "msiof4_sync",
2683 "msiof4_ss1",
2684 "msiof4_ss2",
2685 "msiof4_txd",
2686 "msiof4_rxd",
2687};
2688
2689static const char * const msiof5_groups[] = {
2690 "msiof5_clk",
2691 "msiof5_sync",
2692 "msiof5_ss1",
2693 "msiof5_ss2",
2694 "msiof5_txd",
2695 "msiof5_rxd",
2696};
2697
2698static const char * const pcie_groups[] = {
2699 "pcie0_clkreq_n",
2700};
2701
2702static const char * const pwm0_groups[] = {
2703 "pwm0_a",
2704 "pwm0_b",
2705};
2706
2707static const char * const pwm1_groups[] = {
2708 "pwm1_a",
2709 "pwm1_b",
2710 "pwm1_c",
2711};
2712
2713static const char * const pwm2_groups[] = {
2714 "pwm2_a",
2715 "pwm2_b",
2716 "pwm2_c",
2717};
2718
2719static const char * const pwm3_groups[] = {
2720 "pwm3_a",
2721 "pwm3_b",
2722 "pwm3_c",
2723};
2724
2725static const char * const pwm4_groups[] = {
2726 "pwm4",
2727};
2728
2729static const char * const qspi0_groups[] = {
2730 "qspi0_ctrl",
2731 "qspi0_data2",
2732 "qspi0_data4",
2733};
2734
2735static const char * const qspi1_groups[] = {
2736 "qspi1_ctrl",
2737 "qspi1_data2",
2738 "qspi1_data4",
2739};
2740
2741static const char * const scif0_groups[] = {
2742 "scif0_data",
2743 "scif0_clk",
2744 "scif0_ctrl",
2745};
2746
2747static const char * const scif1_groups[] = {
2748 "scif1_data_a",
2749 "scif1_clk_a",
2750 "scif1_ctrl_a",
2751 "scif1_data_b",
2752 "scif1_clk_b",
2753 "scif1_ctrl_b",
2754};
2755
2756static const char * const scif3_groups[] = {
2757 "scif3_data_a",
2758 "scif3_clk_a",
2759 "scif3_ctrl_a",
2760 "scif3_data_b",
2761 "scif3_clk_b",
2762 "scif3_ctrl_b",
2763};
2764
2765static const char * const scif4_groups[] = {
2766 "scif4_data",
2767 "scif4_clk",
2768 "scif4_ctrl",
2769};
2770
2771static const char * const scif_clk_groups[] = {
2772 "scif_clk",
2773};
2774
2775static const char * const scif_clk2_groups[] = {
2776 "scif_clk2",
2777};
2778
2779static const char * const ssi_groups[] = {
2780 "ssi_data",
2781 "ssi_ctrl",
2782};
2783
2784static const char * const tpu_groups[] = {
2785 "tpu_to0_a",
2786 "tpu_to0_b",
2787 "tpu_to1_a",
2788 "tpu_to1_b",
2789 "tpu_to2_a",
2790 "tpu_to2_b",
2791 "tpu_to3_a",
2792 "tpu_to3_b",
2793};
2794
2795static const struct sh_pfc_function pinmux_functions[] = {
2796 SH_PFC_FUNCTION(audio_clk),
2797
2798 SH_PFC_FUNCTION(avb0),
2799 SH_PFC_FUNCTION(avb1),
2800 SH_PFC_FUNCTION(avb2),
2801
2802 SH_PFC_FUNCTION(canfd0),
2803 SH_PFC_FUNCTION(canfd1),
2804 SH_PFC_FUNCTION(canfd2),
2805 SH_PFC_FUNCTION(canfd3),
2806 SH_PFC_FUNCTION(can_clk),
2807
2808 SH_PFC_FUNCTION(hscif0),
2809 SH_PFC_FUNCTION(hscif1),
2810 SH_PFC_FUNCTION(hscif2),
2811 SH_PFC_FUNCTION(hscif3),
2812
2813 SH_PFC_FUNCTION(i2c0),
2814 SH_PFC_FUNCTION(i2c1),
2815 SH_PFC_FUNCTION(i2c2),
2816 SH_PFC_FUNCTION(i2c3),
2817
2818 SH_PFC_FUNCTION(mmc),
2819
2820 SH_PFC_FUNCTION(msiof0),
2821 SH_PFC_FUNCTION(msiof1),
2822 SH_PFC_FUNCTION(msiof2),
2823 SH_PFC_FUNCTION(msiof3),
2824 SH_PFC_FUNCTION(msiof4),
2825 SH_PFC_FUNCTION(msiof5),
2826
2827 SH_PFC_FUNCTION(pcie),
2828
2829 SH_PFC_FUNCTION(pwm0),
2830 SH_PFC_FUNCTION(pwm1),
2831 SH_PFC_FUNCTION(pwm2),
2832 SH_PFC_FUNCTION(pwm3),
2833 SH_PFC_FUNCTION(pwm4),
2834
2835 SH_PFC_FUNCTION(qspi0),
2836 SH_PFC_FUNCTION(qspi1),
2837
2838 SH_PFC_FUNCTION(scif0),
2839 SH_PFC_FUNCTION(scif1),
2840 SH_PFC_FUNCTION(scif3),
2841 SH_PFC_FUNCTION(scif4),
2842 SH_PFC_FUNCTION(scif_clk),
2843 SH_PFC_FUNCTION(scif_clk2),
2844
2845 SH_PFC_FUNCTION(ssi),
2846
2847 SH_PFC_FUNCTION(tpu),
2848};
2849
2850static const struct pinmux_cfg_reg pinmux_config_regs[] = {
2851#define F_(x, y) FN_##y
2852#define FM(x) FN_##x
2853 { PINMUX_CFG_REG_VAR("GPSR0", 0xE6050040, 32,
2854 GROUP(-13, 1, 1, 1, 1, 1, 1, 1, 1, 1,
2855 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
2856 GROUP(
2857 /* GP0_31_19 RESERVED */
2858 GP_0_18_FN, GPSR0_18,
2859 GP_0_17_FN, GPSR0_17,
2860 GP_0_16_FN, GPSR0_16,
2861 GP_0_15_FN, GPSR0_15,
2862 GP_0_14_FN, GPSR0_14,
2863 GP_0_13_FN, GPSR0_13,
2864 GP_0_12_FN, GPSR0_12,
2865 GP_0_11_FN, GPSR0_11,
2866 GP_0_10_FN, GPSR0_10,
2867 GP_0_9_FN, GPSR0_9,
2868 GP_0_8_FN, GPSR0_8,
2869 GP_0_7_FN, GPSR0_7,
2870 GP_0_6_FN, GPSR0_6,
2871 GP_0_5_FN, GPSR0_5,
2872 GP_0_4_FN, GPSR0_4,
2873 GP_0_3_FN, GPSR0_3,
2874 GP_0_2_FN, GPSR0_2,
2875 GP_0_1_FN, GPSR0_1,
2876 GP_0_0_FN, GPSR0_0, ))
2877 },
2878 { PINMUX_CFG_REG("GPSR1", 0xE6050840, 32, 1, GROUP(
2879 0, 0,
2880 0, 0,
2881 GP_1_29_FN, GPSR1_29,
2882 GP_1_28_FN, GPSR1_28,
2883 GP_1_27_FN, GPSR1_27,
2884 GP_1_26_FN, GPSR1_26,
2885 GP_1_25_FN, GPSR1_25,
2886 GP_1_24_FN, GPSR1_24,
2887 GP_1_23_FN, GPSR1_23,
2888 GP_1_22_FN, GPSR1_22,
2889 GP_1_21_FN, GPSR1_21,
2890 GP_1_20_FN, GPSR1_20,
2891 GP_1_19_FN, GPSR1_19,
2892 GP_1_18_FN, GPSR1_18,
2893 GP_1_17_FN, GPSR1_17,
2894 GP_1_16_FN, GPSR1_16,
2895 GP_1_15_FN, GPSR1_15,
2896 GP_1_14_FN, GPSR1_14,
2897 GP_1_13_FN, GPSR1_13,
2898 GP_1_12_FN, GPSR1_12,
2899 GP_1_11_FN, GPSR1_11,
2900 GP_1_10_FN, GPSR1_10,
2901 GP_1_9_FN, GPSR1_9,
2902 GP_1_8_FN, GPSR1_8,
2903 GP_1_7_FN, GPSR1_7,
2904 GP_1_6_FN, GPSR1_6,
2905 GP_1_5_FN, GPSR1_5,
2906 GP_1_4_FN, GPSR1_4,
2907 GP_1_3_FN, GPSR1_3,
2908 GP_1_2_FN, GPSR1_2,
2909 GP_1_1_FN, GPSR1_1,
2910 GP_1_0_FN, GPSR1_0, ))
2911 },
2912 { PINMUX_CFG_REG_VAR("GPSR2", 0xE6058040, 32,
2913 GROUP(-12, 1, -1, 1, -1, 1, 1, 1, 1, 1, 1,
2914 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
2915 GROUP(
2916 /* GP2_31_20 RESERVED */
2917 GP_2_19_FN, GPSR2_19,
2918 /* GP2_18 RESERVED */
2919 GP_2_17_FN, GPSR2_17,
2920 /* GP2_16 RESERVED */
2921 GP_2_15_FN, GPSR2_15,
2922 GP_2_14_FN, GPSR2_14,
2923 GP_2_13_FN, GPSR2_13,
2924 GP_2_12_FN, GPSR2_12,
2925 GP_2_11_FN, GPSR2_11,
2926 GP_2_10_FN, GPSR2_10,
2927 GP_2_9_FN, GPSR2_9,
2928 GP_2_8_FN, GPSR2_8,
2929 GP_2_7_FN, GPSR2_7,
2930 GP_2_6_FN, GPSR2_6,
2931 GP_2_5_FN, GPSR2_5,
2932 GP_2_4_FN, GPSR2_4,
2933 GP_2_3_FN, GPSR2_3,
2934 GP_2_2_FN, GPSR2_2,
2935 GP_2_1_FN, GPSR2_1,
2936 GP_2_0_FN, GPSR2_0, ))
2937 },
2938 { PINMUX_CFG_REG("GPSR3", 0xE6058840, 32, 1, GROUP(
2939 GP_3_31_FN, GPSR3_31,
2940 GP_3_30_FN, GPSR3_30,
2941 GP_3_29_FN, GPSR3_29,
2942 GP_3_28_FN, GPSR3_28,
2943 GP_3_27_FN, GPSR3_27,
2944 GP_3_26_FN, GPSR3_26,
2945 GP_3_25_FN, GPSR3_25,
2946 GP_3_24_FN, GPSR3_24,
2947 GP_3_23_FN, GPSR3_23,
2948 GP_3_22_FN, GPSR3_22,
2949 GP_3_21_FN, GPSR3_21,
2950 GP_3_20_FN, GPSR3_20,
2951 GP_3_19_FN, GPSR3_19,
2952 GP_3_18_FN, GPSR3_18,
2953 GP_3_17_FN, GPSR3_17,
2954 GP_3_16_FN, GPSR3_16,
2955 GP_3_15_FN, GPSR3_15,
2956 GP_3_14_FN, GPSR3_14,
2957 GP_3_13_FN, GPSR3_13,
2958 GP_3_12_FN, GPSR3_12,
2959 GP_3_11_FN, GPSR3_11,
2960 GP_3_10_FN, GPSR3_10,
2961 GP_3_9_FN, GPSR3_9,
2962 GP_3_8_FN, GPSR3_8,
2963 GP_3_7_FN, GPSR3_7,
2964 GP_3_6_FN, GPSR3_6,
2965 GP_3_5_FN, GPSR3_5,
2966 GP_3_4_FN, GPSR3_4,
2967 GP_3_3_FN, GPSR3_3,
2968 GP_3_2_FN, GPSR3_2,
2969 GP_3_1_FN, GPSR3_1,
2970 GP_3_0_FN, GPSR3_0, ))
2971 },
2972 { PINMUX_CFG_REG_VAR("GPSR4", 0xE6060040, 32,
2973 GROUP(-7, 1, 1, -1, 1, -5, 1, 1, 1, 1, 1,
2974 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
2975 GROUP(
2976 /* GP4_31_25 RESERVED */
2977 GP_4_24_FN, GPSR4_24,
2978 GP_4_23_FN, GPSR4_23,
2979 /* GP4_22 RESERVED */
2980 GP_4_21_FN, GPSR4_21,
2981 /* GP4_20_16 RESERVED */
2982 GP_4_15_FN, GPSR4_15,
2983 GP_4_14_FN, GPSR4_14,
2984 GP_4_13_FN, GPSR4_13,
2985 GP_4_12_FN, GPSR4_12,
2986 GP_4_11_FN, GPSR4_11,
2987 GP_4_10_FN, GPSR4_10,
2988 GP_4_9_FN, GPSR4_9,
2989 GP_4_8_FN, GPSR4_8,
2990 GP_4_7_FN, GPSR4_7,
2991 GP_4_6_FN, GPSR4_6,
2992 GP_4_5_FN, GPSR4_5,
2993 GP_4_4_FN, GPSR4_4,
2994 GP_4_3_FN, GPSR4_3,
2995 GP_4_2_FN, GPSR4_2,
2996 GP_4_1_FN, GPSR4_1,
2997 GP_4_0_FN, GPSR4_0, ))
2998 },
2999 { PINMUX_CFG_REG_VAR("GPSR5", 0xE6060840, 32,
3000 GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3001 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3002 GROUP(
3003 /* GP5_31_21 RESERVED */
3004 GP_5_20_FN, GPSR5_20,
3005 GP_5_19_FN, GPSR5_19,
3006 GP_5_18_FN, GPSR5_18,
3007 GP_5_17_FN, GPSR5_17,
3008 GP_5_16_FN, GPSR5_16,
3009 GP_5_15_FN, GPSR5_15,
3010 GP_5_14_FN, GPSR5_14,
3011 GP_5_13_FN, GPSR5_13,
3012 GP_5_12_FN, GPSR5_12,
3013 GP_5_11_FN, GPSR5_11,
3014 GP_5_10_FN, GPSR5_10,
3015 GP_5_9_FN, GPSR5_9,
3016 GP_5_8_FN, GPSR5_8,
3017 GP_5_7_FN, GPSR5_7,
3018 GP_5_6_FN, GPSR5_6,
3019 GP_5_5_FN, GPSR5_5,
3020 GP_5_4_FN, GPSR5_4,
3021 GP_5_3_FN, GPSR5_3,
3022 GP_5_2_FN, GPSR5_2,
3023 GP_5_1_FN, GPSR5_1,
3024 GP_5_0_FN, GPSR5_0, ))
3025 },
3026 { PINMUX_CFG_REG_VAR("GPSR6", 0xE6061040, 32,
3027 GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3028 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3029 GROUP(
3030 /* GP6_31_21 RESERVED */
3031 GP_6_20_FN, GPSR6_20,
3032 GP_6_19_FN, GPSR6_19,
3033 GP_6_18_FN, GPSR6_18,
3034 GP_6_17_FN, GPSR6_17,
3035 GP_6_16_FN, GPSR6_16,
3036 GP_6_15_FN, GPSR6_15,
3037 GP_6_14_FN, GPSR6_14,
3038 GP_6_13_FN, GPSR6_13,
3039 GP_6_12_FN, GPSR6_12,
3040 GP_6_11_FN, GPSR6_11,
3041 GP_6_10_FN, GPSR6_10,
3042 GP_6_9_FN, GPSR6_9,
3043 GP_6_8_FN, GPSR6_8,
3044 GP_6_7_FN, GPSR6_7,
3045 GP_6_6_FN, GPSR6_6,
3046 GP_6_5_FN, GPSR6_5,
3047 GP_6_4_FN, GPSR6_4,
3048 GP_6_3_FN, GPSR6_3,
3049 GP_6_2_FN, GPSR6_2,
3050 GP_6_1_FN, GPSR6_1,
3051 GP_6_0_FN, GPSR6_0, ))
3052 },
3053 { PINMUX_CFG_REG_VAR("GPSR7", 0xE6061840, 32,
3054 GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3055 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3056 GROUP(
3057 /* GP7_31_21 RESERVED */
3058 GP_7_20_FN, GPSR7_20,
3059 GP_7_19_FN, GPSR7_19,
3060 GP_7_18_FN, GPSR7_18,
3061 GP_7_17_FN, GPSR7_17,
3062 GP_7_16_FN, GPSR7_16,
3063 GP_7_15_FN, GPSR7_15,
3064 GP_7_14_FN, GPSR7_14,
3065 GP_7_13_FN, GPSR7_13,
3066 GP_7_12_FN, GPSR7_12,
3067 GP_7_11_FN, GPSR7_11,
3068 GP_7_10_FN, GPSR7_10,
3069 GP_7_9_FN, GPSR7_9,
3070 GP_7_8_FN, GPSR7_8,
3071 GP_7_7_FN, GPSR7_7,
3072 GP_7_6_FN, GPSR7_6,
3073 GP_7_5_FN, GPSR7_5,
3074 GP_7_4_FN, GPSR7_4,
3075 GP_7_3_FN, GPSR7_3,
3076 GP_7_2_FN, GPSR7_2,
3077 GP_7_1_FN, GPSR7_1,
3078 GP_7_0_FN, GPSR7_0, ))
3079 },
3080#undef F_
3081#undef FM
3082
3083#define F_(x, y) x,
3084#define FM(x) FN_##x,
3085 { PINMUX_CFG_REG("IP0SR0", 0xE6050060, 32, 4, GROUP(
3086 IP0SR0_31_28
3087 IP0SR0_27_24
3088 IP0SR0_23_20
3089 IP0SR0_19_16
3090 IP0SR0_15_12
3091 IP0SR0_11_8
3092 IP0SR0_7_4
3093 IP0SR0_3_0))
3094 },
3095 { PINMUX_CFG_REG("IP1SR0", 0xE6050064, 32, 4, GROUP(
3096 IP1SR0_31_28
3097 IP1SR0_27_24
3098 IP1SR0_23_20
3099 IP1SR0_19_16
3100 IP1SR0_15_12
3101 IP1SR0_11_8
3102 IP1SR0_7_4
3103 IP1SR0_3_0))
3104 },
3105 { PINMUX_CFG_REG_VAR("IP2SR0", 0xE6050068, 32,
3106 GROUP(-20, 4, 4, 4),
3107 GROUP(
3108 /* IP2SR0_31_12 RESERVED */
3109 IP2SR0_11_8
3110 IP2SR0_7_4
3111 IP2SR0_3_0))
3112 },
3113 { PINMUX_CFG_REG("IP0SR1", 0xE6050860, 32, 4, GROUP(
3114 IP0SR1_31_28
3115 IP0SR1_27_24
3116 IP0SR1_23_20
3117 IP0SR1_19_16
3118 IP0SR1_15_12
3119 IP0SR1_11_8
3120 IP0SR1_7_4
3121 IP0SR1_3_0))
3122 },
3123 { PINMUX_CFG_REG("IP1SR1", 0xE6050864, 32, 4, GROUP(
3124 IP1SR1_31_28
3125 IP1SR1_27_24
3126 IP1SR1_23_20
3127 IP1SR1_19_16
3128 IP1SR1_15_12
3129 IP1SR1_11_8
3130 IP1SR1_7_4
3131 IP1SR1_3_0))
3132 },
3133 { PINMUX_CFG_REG("IP2SR1", 0xE6050868, 32, 4, GROUP(
3134 IP2SR1_31_28
3135 IP2SR1_27_24
3136 IP2SR1_23_20
3137 IP2SR1_19_16
3138 IP2SR1_15_12
3139 IP2SR1_11_8
3140 IP2SR1_7_4
3141 IP2SR1_3_0))
3142 },
3143 { PINMUX_CFG_REG_VAR("IP3SR1", 0xE605086C, 32,
3144 GROUP(-8, 4, 4, 4, 4, 4, 4),
3145 GROUP(
3146 /* IP3SR1_31_24 RESERVED */
3147 IP3SR1_23_20
3148 IP3SR1_19_16
3149 IP3SR1_15_12
3150 IP3SR1_11_8
3151 IP3SR1_7_4
3152 IP3SR1_3_0))
3153 },
3154 { PINMUX_CFG_REG("IP0SR2", 0xE6058060, 32, 4, GROUP(
3155 IP0SR2_31_28
3156 IP0SR2_27_24
3157 IP0SR2_23_20
3158 IP0SR2_19_16
3159 IP0SR2_15_12
3160 IP0SR2_11_8
3161 IP0SR2_7_4
3162 IP0SR2_3_0))
3163 },
3164 { PINMUX_CFG_REG("IP1SR2", 0xE6058064, 32, 4, GROUP(
3165 IP1SR2_31_28
3166 IP1SR2_27_24
3167 IP1SR2_23_20
3168 IP1SR2_19_16
3169 IP1SR2_15_12
3170 IP1SR2_11_8
3171 IP1SR2_7_4
3172 IP1SR2_3_0))
3173 },
3174 { PINMUX_CFG_REG_VAR("IP2SR2", 0xE6058068, 32,
3175 GROUP(-16, 4, -4, 4, -4),
3176 GROUP(
3177 /* IP2SR2_31_16 RESERVED */
3178 IP2SR2_15_12
3179 /* IP2SR2_11_8 RESERVED */
3180 IP2SR2_7_4
3181 /* IP2SR2_3_0 RESERVED */))
3182 },
3183 { PINMUX_CFG_REG("IP0SR3", 0xE6058860, 32, 4, GROUP(
3184 IP0SR3_31_28
3185 IP0SR3_27_24
3186 IP0SR3_23_20
3187 IP0SR3_19_16
3188 IP0SR3_15_12
3189 IP0SR3_11_8
3190 IP0SR3_7_4
3191 IP0SR3_3_0))
3192 },
3193 { PINMUX_CFG_REG("IP1SR3", 0xE6058864, 32, 4, GROUP(
3194 IP1SR3_31_28
3195 IP1SR3_27_24
3196 IP1SR3_23_20
3197 IP1SR3_19_16
3198 IP1SR3_15_12
3199 IP1SR3_11_8
3200 IP1SR3_7_4
3201 IP1SR3_3_0))
3202 },
3203 { PINMUX_CFG_REG("IP2SR3", 0xE6058868, 32, 4, GROUP(
3204 IP2SR3_31_28
3205 IP2SR3_27_24
3206 IP2SR3_23_20
3207 IP2SR3_19_16
3208 IP2SR3_15_12
3209 IP2SR3_11_8
3210 IP2SR3_7_4
3211 IP2SR3_3_0))
3212 },
3213 { PINMUX_CFG_REG("IP3SR3", 0xE605886C, 32, 4, GROUP(
3214 IP3SR3_31_28
3215 IP3SR3_27_24
3216 IP3SR3_23_20
3217 IP3SR3_19_16
3218 IP3SR3_15_12
3219 IP3SR3_11_8
3220 IP3SR3_7_4
3221 IP3SR3_3_0))
3222 },
3223 { PINMUX_CFG_REG("IP0SR4", 0xE6060060, 32, 4, GROUP(
3224 IP0SR4_31_28
3225 IP0SR4_27_24
3226 IP0SR4_23_20
3227 IP0SR4_19_16
3228 IP0SR4_15_12
3229 IP0SR4_11_8
3230 IP0SR4_7_4
3231 IP0SR4_3_0))
3232 },
3233 { PINMUX_CFG_REG("IP1SR4", 0xE6060064, 32, 4, GROUP(
3234 IP1SR4_31_28
3235 IP1SR4_27_24
3236 IP1SR4_23_20
3237 IP1SR4_19_16
3238 IP1SR4_15_12
3239 IP1SR4_11_8
3240 IP1SR4_7_4
3241 IP1SR4_3_0))
3242 },
3243 { PINMUX_CFG_REG_VAR("IP2SR4", 0xE6060068, 32,
3244 GROUP(4, -4, 4, -20),
3245 GROUP(
3246 IP2SR4_31_28
3247 /* IP2SR4_27_24 RESERVED */
3248 IP2SR4_23_20
3249 /* IP2SR4_19_0 RESERVED */))
3250 },
3251 { PINMUX_CFG_REG_VAR("IP3SR4", 0xE606006C, 32,
3252 GROUP(-28, 4),
3253 GROUP(
3254 /* IP3SR4_31_4 RESERVED */
3255 IP3SR4_3_0))
3256 },
3257 { PINMUX_CFG_REG("IP0SR5", 0xE6060860, 32, 4, GROUP(
3258 IP0SR5_31_28
3259 IP0SR5_27_24
3260 IP0SR5_23_20
3261 IP0SR5_19_16
3262 IP0SR5_15_12
3263 IP0SR5_11_8
3264 IP0SR5_7_4
3265 IP0SR5_3_0))
3266 },
3267 { PINMUX_CFG_REG("IP1SR5", 0xE6060864, 32, 4, GROUP(
3268 IP1SR5_31_28
3269 IP1SR5_27_24
3270 IP1SR5_23_20
3271 IP1SR5_19_16
3272 IP1SR5_15_12
3273 IP1SR5_11_8
3274 IP1SR5_7_4
3275 IP1SR5_3_0))
3276 },
3277 { PINMUX_CFG_REG_VAR("IP2SR5", 0xE6060868, 32,
3278 GROUP(-12, 4, 4, 4, 4, 4),
3279 GROUP(
3280 /* IP2SR5_31_20 RESERVED */
3281 IP2SR5_19_16
3282 IP2SR5_15_12
3283 IP2SR5_11_8
3284 IP2SR5_7_4
3285 IP2SR5_3_0))
3286 },
3287 { PINMUX_CFG_REG("IP0SR6", 0xE6061060, 32, 4, GROUP(
3288 IP0SR6_31_28
3289 IP0SR6_27_24
3290 IP0SR6_23_20
3291 IP0SR6_19_16
3292 IP0SR6_15_12
3293 IP0SR6_11_8
3294 IP0SR6_7_4
3295 IP0SR6_3_0))
3296 },
3297 { PINMUX_CFG_REG("IP1SR6", 0xE6061064, 32, 4, GROUP(
3298 IP1SR6_31_28
3299 IP1SR6_27_24
3300 IP1SR6_23_20
3301 IP1SR6_19_16
3302 IP1SR6_15_12
3303 IP1SR6_11_8
3304 IP1SR6_7_4
3305 IP1SR6_3_0))
3306 },
3307 { PINMUX_CFG_REG_VAR("IP2SR6", 0xE6061068, 32,
3308 GROUP(-12, 4, 4, 4, 4, 4),
3309 GROUP(
3310 /* IP2SR6_31_20 RESERVED */
3311 IP2SR6_19_16
3312 IP2SR6_15_12
3313 IP2SR6_11_8
3314 IP2SR6_7_4
3315 IP2SR6_3_0))
3316 },
3317 { PINMUX_CFG_REG("IP0SR7", 0xE6061860, 32, 4, GROUP(
3318 IP0SR7_31_28
3319 IP0SR7_27_24
3320 IP0SR7_23_20
3321 IP0SR7_19_16
3322 IP0SR7_15_12
3323 IP0SR7_11_8
3324 IP0SR7_7_4
3325 IP0SR7_3_0))
3326 },
3327 { PINMUX_CFG_REG("IP1SR7", 0xE6061864, 32, 4, GROUP(
3328 IP1SR7_31_28
3329 IP1SR7_27_24
3330 IP1SR7_23_20
3331 IP1SR7_19_16
3332 IP1SR7_15_12
3333 IP1SR7_11_8
3334 IP1SR7_7_4
3335 IP1SR7_3_0))
3336 },
3337 { PINMUX_CFG_REG_VAR("IP2SR7", 0xE6061868, 32,
3338 GROUP(-12, 4, 4, 4, 4, 4),
3339 GROUP(
3340 /* IP2SR7_31_20 RESERVED */
3341 IP2SR7_19_16
3342 IP2SR7_15_12
3343 IP2SR7_11_8
3344 IP2SR7_7_4
3345 IP2SR7_3_0))
3346 },
3347#undef F_
3348#undef FM
3349
3350#define F_(x, y) x,
3351#define FM(x) FN_##x,
3352 { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE6060100, 32,
3353 GROUP(-24, 1, 1, 1, 1, 1, 1, 1, 1),
3354 GROUP(
3355 /* RESERVED 31-8 */
3356 MOD_SEL4_7
3357 MOD_SEL4_6
3358 MOD_SEL4_5
3359 MOD_SEL4_4
3360 MOD_SEL4_3
3361 MOD_SEL4_2
3362 MOD_SEL4_1
3363 MOD_SEL4_0))
3364 },
3365 { },
3366};
3367
3368static const struct pinmux_drive_reg pinmux_drive_regs[] = {
3369 { PINMUX_DRIVE_REG("DRV0CTRL0", 0xE6050080) {
3370 { RCAR_GP_PIN(0, 7), 28, 3 }, /* MSIOF5_SS2 */
3371 { RCAR_GP_PIN(0, 6), 24, 3 }, /* IRQ0 */
3372 { RCAR_GP_PIN(0, 5), 20, 3 }, /* IRQ1 */
3373 { RCAR_GP_PIN(0, 4), 16, 3 }, /* IRQ2 */
3374 { RCAR_GP_PIN(0, 3), 12, 3 }, /* IRQ3 */
3375 { RCAR_GP_PIN(0, 2), 8, 3 }, /* GP0_02 */
3376 { RCAR_GP_PIN(0, 1), 4, 3 }, /* GP0_01 */
3377 { RCAR_GP_PIN(0, 0), 0, 3 }, /* GP0_00 */
3378 } },
3379 { PINMUX_DRIVE_REG("DRV1CTRL0", 0xE6050084) {
3380 { RCAR_GP_PIN(0, 15), 28, 3 }, /* MSIOF2_SYNC */
3381 { RCAR_GP_PIN(0, 14), 24, 3 }, /* MSIOF2_SS1 */
3382 { RCAR_GP_PIN(0, 13), 20, 3 }, /* MSIOF2_SS2 */
3383 { RCAR_GP_PIN(0, 12), 16, 3 }, /* MSIOF5_RXD */
3384 { RCAR_GP_PIN(0, 11), 12, 3 }, /* MSIOF5_SCK */
3385 { RCAR_GP_PIN(0, 10), 8, 3 }, /* MSIOF5_TXD */
3386 { RCAR_GP_PIN(0, 9), 4, 3 }, /* MSIOF5_SYNC */
3387 { RCAR_GP_PIN(0, 8), 0, 3 }, /* MSIOF5_SS1 */
3388 } },
3389 { PINMUX_DRIVE_REG("DRV2CTRL0", 0xE6050088) {
3390 { RCAR_GP_PIN(0, 18), 8, 3 }, /* MSIOF2_RXD */
3391 { RCAR_GP_PIN(0, 17), 4, 3 }, /* MSIOF2_SCK */
3392 { RCAR_GP_PIN(0, 16), 0, 3 }, /* MSIOF2_TXD */
3393 } },
3394 { PINMUX_DRIVE_REG("DRV0CTRL1", 0xE6050880) {
3395 { RCAR_GP_PIN(1, 7), 28, 3 }, /* MSIOF0_SS1 */
3396 { RCAR_GP_PIN(1, 6), 24, 3 }, /* MSIOF0_SS2 */
3397 { RCAR_GP_PIN(1, 5), 20, 3 }, /* MSIOF1_RXD */
3398 { RCAR_GP_PIN(1, 4), 16, 3 }, /* MSIOF1_TXD */
3399 { RCAR_GP_PIN(1, 3), 12, 3 }, /* MSIOF1_SCK */
3400 { RCAR_GP_PIN(1, 2), 8, 3 }, /* MSIOF1_SYNC */
3401 { RCAR_GP_PIN(1, 1), 4, 3 }, /* MSIOF1_SS1 */
3402 { RCAR_GP_PIN(1, 0), 0, 3 }, /* MSIOF1_SS2 */
3403 } },
3404 { PINMUX_DRIVE_REG("DRV1CTRL1", 0xE6050884) {
3405 { RCAR_GP_PIN(1, 15), 28, 3 }, /* HSCK0 */
3406 { RCAR_GP_PIN(1, 14), 24, 3 }, /* HRTS0_N */
3407 { RCAR_GP_PIN(1, 13), 20, 3 }, /* HCTS0_N */
3408 { RCAR_GP_PIN(1, 12), 16, 3 }, /* HTX0 */
3409 { RCAR_GP_PIN(1, 11), 12, 3 }, /* MSIOF0_RXD */
3410 { RCAR_GP_PIN(1, 10), 8, 3 }, /* MSIOF0_SCK */
3411 { RCAR_GP_PIN(1, 9), 4, 3 }, /* MSIOF0_TXD */
3412 { RCAR_GP_PIN(1, 8), 0, 3 }, /* MSIOF0_SYNC */
3413 } },
3414 { PINMUX_DRIVE_REG("DRV2CTRL1", 0xE6050888) {
3415 { RCAR_GP_PIN(1, 23), 28, 3 }, /* GP1_23 */
3416 { RCAR_GP_PIN(1, 22), 24, 3 }, /* AUDIO_CLKIN */
3417 { RCAR_GP_PIN(1, 21), 20, 3 }, /* AUDIO_CLKOUT */
3418 { RCAR_GP_PIN(1, 20), 16, 3 }, /* SSI_SD */
3419 { RCAR_GP_PIN(1, 19), 12, 3 }, /* SSI_WS */
3420 { RCAR_GP_PIN(1, 18), 8, 3 }, /* SSI_SCK */
3421 { RCAR_GP_PIN(1, 17), 4, 3 }, /* SCIF_CLK */
3422 { RCAR_GP_PIN(1, 16), 0, 3 }, /* HRX0 */
3423 } },
3424 { PINMUX_DRIVE_REG("DRV3CTRL1", 0xE605088C) {
3425 { RCAR_GP_PIN(1, 29), 20, 2 }, /* ERROROUTC_N */
3426 { RCAR_GP_PIN(1, 28), 16, 3 }, /* HTX3 */
3427 { RCAR_GP_PIN(1, 27), 12, 3 }, /* HCTS3_N */
3428 { RCAR_GP_PIN(1, 26), 8, 3 }, /* HRTS3_N */
3429 { RCAR_GP_PIN(1, 25), 4, 3 }, /* HSCK3 */
3430 { RCAR_GP_PIN(1, 24), 0, 3 }, /* HRX3 */
3431 } },
3432 { PINMUX_DRIVE_REG("DRV0CTRL2", 0xE6058080) {
3433 { RCAR_GP_PIN(2, 7), 28, 3 }, /* TPU0TO1 */
3434 { RCAR_GP_PIN(2, 6), 24, 3 }, /* FXR_TXDB */
3435 { RCAR_GP_PIN(2, 5), 20, 3 }, /* FXR_TXENB_N */
3436 { RCAR_GP_PIN(2, 4), 16, 3 }, /* RXDB_EXTFXR */
3437 { RCAR_GP_PIN(2, 3), 12, 3 }, /* CLK_EXTFXR */
3438 { RCAR_GP_PIN(2, 2), 8, 3 }, /* RXDA_EXTFXR */
3439 { RCAR_GP_PIN(2, 1), 4, 3 }, /* FXR_TXENA_N */
3440 { RCAR_GP_PIN(2, 0), 0, 3 }, /* FXR_TXDA */
3441 } },
3442 { PINMUX_DRIVE_REG("DRV1CTRL2", 0xE6058084) {
3443 { RCAR_GP_PIN(2, 15), 28, 3 }, /* CANFD3_RX */
3444 { RCAR_GP_PIN(2, 14), 24, 3 }, /* CANFD3_TX */
3445 { RCAR_GP_PIN(2, 13), 20, 3 }, /* CANFD2_RX */
3446 { RCAR_GP_PIN(2, 12), 16, 3 }, /* CANFD2_TX */
3447 { RCAR_GP_PIN(2, 11), 12, 3 }, /* CANFD0_RX */
3448 { RCAR_GP_PIN(2, 10), 8, 3 }, /* CANFD0_TX */
3449 { RCAR_GP_PIN(2, 9), 4, 3 }, /* CAN_CLK */
3450 { RCAR_GP_PIN(2, 8), 0, 3 }, /* TPU0TO0 */
3451 } },
3452 { PINMUX_DRIVE_REG("DRV2CTRL2", 0xE6058088) {
3453 { RCAR_GP_PIN(2, 19), 12, 3 }, /* CANFD1_RX */
3454 { RCAR_GP_PIN(2, 17), 4, 3 }, /* CANFD1_TX */
3455 } },
3456 { PINMUX_DRIVE_REG("DRV0CTRL3", 0xE6058880) {
3457 { RCAR_GP_PIN(3, 7), 28, 3 }, /* MMC_D4 */
3458 { RCAR_GP_PIN(3, 6), 24, 3 }, /* MMC_D5 */
3459 { RCAR_GP_PIN(3, 5), 20, 3 }, /* MMC_SD_D3 */
3460 { RCAR_GP_PIN(3, 4), 16, 3 }, /* MMC_DS */
3461 { RCAR_GP_PIN(3, 3), 12, 3 }, /* MMC_SD_CLK */
3462 { RCAR_GP_PIN(3, 2), 8, 3 }, /* MMC_SD_D2 */
3463 { RCAR_GP_PIN(3, 1), 4, 3 }, /* MMC_SD_D0 */
3464 { RCAR_GP_PIN(3, 0), 0, 3 }, /* MMC_SD_D1 */
3465 } },
3466 { PINMUX_DRIVE_REG("DRV1CTRL3", 0xE6058884) {
3467 { RCAR_GP_PIN(3, 15), 28, 2 }, /* QSPI0_SSL */
3468 { RCAR_GP_PIN(3, 14), 24, 2 }, /* PWM2 */
3469 { RCAR_GP_PIN(3, 13), 20, 2 }, /* PWM1 */
3470 { RCAR_GP_PIN(3, 12), 16, 3 }, /* SD_WP */
3471 { RCAR_GP_PIN(3, 11), 12, 3 }, /* SD_CD */
3472 { RCAR_GP_PIN(3, 10), 8, 3 }, /* MMC_SD_CMD */
3473 { RCAR_GP_PIN(3, 9), 4, 3 }, /* MMC_D6*/
3474 { RCAR_GP_PIN(3, 8), 0, 3 }, /* MMC_D7 */
3475 } },
3476 { PINMUX_DRIVE_REG("DRV2CTRL3", 0xE6058888) {
3477 { RCAR_GP_PIN(3, 23), 28, 2 }, /* QSPI1_MISO_IO1 */
3478 { RCAR_GP_PIN(3, 22), 24, 2 }, /* QSPI1_SPCLK */
3479 { RCAR_GP_PIN(3, 21), 20, 2 }, /* QSPI1_MOSI_IO0 */
3480 { RCAR_GP_PIN(3, 20), 16, 2 }, /* QSPI0_SPCLK */
3481 { RCAR_GP_PIN(3, 19), 12, 2 }, /* QSPI0_MOSI_IO0 */
3482 { RCAR_GP_PIN(3, 18), 8, 2 }, /* QSPI0_MISO_IO1 */
3483 { RCAR_GP_PIN(3, 17), 4, 2 }, /* QSPI0_IO2 */
3484 { RCAR_GP_PIN(3, 16), 0, 2 }, /* QSPI0_IO3 */
3485 } },
3486 { PINMUX_DRIVE_REG("DRV3CTRL3", 0xE605888C) {
3487 { RCAR_GP_PIN(3, 31), 28, 2 }, /* TCLK4 */
3488 { RCAR_GP_PIN(3, 30), 24, 2 }, /* TCLK3 */
3489 { RCAR_GP_PIN(3, 29), 20, 2 }, /* RPC_INT_N */
3490 { RCAR_GP_PIN(3, 28), 16, 2 }, /* RPC_WP_N */
3491 { RCAR_GP_PIN(3, 27), 12, 2 }, /* RPC_RESET_N */
3492 { RCAR_GP_PIN(3, 26), 8, 2 }, /* QSPI1_IO3 */
3493 { RCAR_GP_PIN(3, 25), 4, 2 }, /* QSPI1_SSL */
3494 { RCAR_GP_PIN(3, 24), 0, 2 }, /* QSPI1_IO2 */
3495 } },
3496 { PINMUX_DRIVE_REG("DRV0CTRL4", 0xE6060080) {
3497 { RCAR_GP_PIN(4, 7), 28, 3 }, /* SDA3 */
3498 { RCAR_GP_PIN(4, 6), 24, 3 }, /* SCL3 */
3499 { RCAR_GP_PIN(4, 5), 20, 3 }, /* SDA2 */
3500 { RCAR_GP_PIN(4, 4), 16, 3 }, /* SCL2 */
3501 { RCAR_GP_PIN(4, 3), 12, 3 }, /* SDA1 */
3502 { RCAR_GP_PIN(4, 2), 8, 3 }, /* SCL1 */
3503 { RCAR_GP_PIN(4, 1), 4, 3 }, /* SDA0 */
3504 { RCAR_GP_PIN(4, 0), 0, 3 }, /* SCL0 */
3505 } },
3506 { PINMUX_DRIVE_REG("DRV1CTRL4", 0xE6060084) {
3507 { RCAR_GP_PIN(4, 15), 28, 3 }, /* PWM4 */
3508 { RCAR_GP_PIN(4, 14), 24, 3 }, /* PWM3 */
3509 { RCAR_GP_PIN(4, 13), 20, 3 }, /* HSCK2 */
3510 { RCAR_GP_PIN(4, 12), 16, 3 }, /* HCTS2_N */
3511 { RCAR_GP_PIN(4, 11), 12, 3 }, /* SCIF_CLK2 */
3512 { RCAR_GP_PIN(4, 10), 8, 3 }, /* HRTS2_N */
3513 { RCAR_GP_PIN(4, 9), 4, 3 }, /* HTX2 */
3514 { RCAR_GP_PIN(4, 8), 0, 3 }, /* HRX2 */
3515 } },
3516 { PINMUX_DRIVE_REG("DRV2CTRL4", 0xE6060088) {
3517 { RCAR_GP_PIN(4, 23), 28, 3 }, /* AVS0 */
3518 { RCAR_GP_PIN(4, 21), 20, 3 }, /* PCIE0_CLKREQ_N */
3519 } },
3520 { PINMUX_DRIVE_REG("DRV3CTRL4", 0xE606008C) {
3521 { RCAR_GP_PIN(4, 24), 0, 3 }, /* AVS1 */
3522 } },
3523 { PINMUX_DRIVE_REG("DRV0CTRL5", 0xE6060880) {
3524 { RCAR_GP_PIN(5, 7), 28, 3 }, /* AVB2_TXCREFCLK */
3525 { RCAR_GP_PIN(5, 6), 24, 3 }, /* AVB2_MDC */
3526 { RCAR_GP_PIN(5, 5), 20, 3 }, /* AVB2_MAGIC */
3527 { RCAR_GP_PIN(5, 4), 16, 3 }, /* AVB2_PHY_INT */
3528 { RCAR_GP_PIN(5, 3), 12, 3 }, /* AVB2_LINK */
3529 { RCAR_GP_PIN(5, 2), 8, 3 }, /* AVB2_AVTP_MATCH */
3530 { RCAR_GP_PIN(5, 1), 4, 3 }, /* AVB2_AVTP_CAPTURE */
3531 { RCAR_GP_PIN(5, 0), 0, 3 }, /* AVB2_AVTP_PPS */
3532 } },
3533 { PINMUX_DRIVE_REG("DRV1CTRL5", 0xE6060884) {
3534 { RCAR_GP_PIN(5, 15), 28, 3 }, /* AVB2_TD0 */
3535 { RCAR_GP_PIN(5, 14), 24, 3 }, /* AVB2_RD1 */
3536 { RCAR_GP_PIN(5, 13), 20, 3 }, /* AVB2_RD2 */
3537 { RCAR_GP_PIN(5, 12), 16, 3 }, /* AVB2_TD1 */
3538 { RCAR_GP_PIN(5, 11), 12, 3 }, /* AVB2_TD2 */
3539 { RCAR_GP_PIN(5, 10), 8, 3 }, /* AVB2_MDIO */
3540 { RCAR_GP_PIN(5, 9), 4, 3 }, /* AVB2_RD3 */
3541 { RCAR_GP_PIN(5, 8), 0, 3 }, /* AVB2_TD3 */
3542 } },
3543 { PINMUX_DRIVE_REG("DRV2CTRL5", 0xE6060888) {
3544 { RCAR_GP_PIN(5, 20), 16, 3 }, /* AVB2_RX_CTL */
3545 { RCAR_GP_PIN(5, 19), 12, 3 }, /* AVB2_TX_CTL */
3546 { RCAR_GP_PIN(5, 18), 8, 3 }, /* AVB2_RXC */
3547 { RCAR_GP_PIN(5, 17), 4, 3 }, /* AVB2_RD0 */
3548 { RCAR_GP_PIN(5, 16), 0, 3 }, /* AVB2_TXC */
3549 } },
3550 { PINMUX_DRIVE_REG("DRV0CTRL6", 0xE6061080) {
3551 { RCAR_GP_PIN(6, 7), 28, 3 }, /* AVB1_TX_CTL */
3552 { RCAR_GP_PIN(6, 6), 24, 3 }, /* AVB1_TXC */
3553 { RCAR_GP_PIN(6, 5), 20, 3 }, /* AVB1_AVTP_MATCH */
3554 { RCAR_GP_PIN(6, 4), 16, 3 }, /* AVB1_LINK */
3555 { RCAR_GP_PIN(6, 3), 12, 3 }, /* AVB1_PHY_INT */
3556 { RCAR_GP_PIN(6, 2), 8, 3 }, /* AVB1_MDC */
3557 { RCAR_GP_PIN(6, 1), 4, 3 }, /* AVB1_MAGIC */
3558 { RCAR_GP_PIN(6, 0), 0, 3 }, /* AVB1_MDIO */
3559 } },
3560 { PINMUX_DRIVE_REG("DRV1CTRL6", 0xE6061084) {
3561 { RCAR_GP_PIN(6, 15), 28, 3 }, /* AVB1_RD0 */
3562 { RCAR_GP_PIN(6, 14), 24, 3 }, /* AVB1_RD1 */
3563 { RCAR_GP_PIN(6, 13), 20, 3 }, /* AVB1_TD0 */
3564 { RCAR_GP_PIN(6, 12), 16, 3 }, /* AVB1_TD1 */
3565 { RCAR_GP_PIN(6, 11), 12, 3 }, /* AVB1_AVTP_CAPTURE */
3566 { RCAR_GP_PIN(6, 10), 8, 3 }, /* AVB1_AVTP_PPS */
3567 { RCAR_GP_PIN(6, 9), 4, 3 }, /* AVB1_RX_CTL */
3568 { RCAR_GP_PIN(6, 8), 0, 3 }, /* AVB1_RXC */
3569 } },
3570 { PINMUX_DRIVE_REG("DRV2CTRL6", 0xE6061088) {
3571 { RCAR_GP_PIN(6, 20), 16, 3 }, /* AVB1_TXCREFCLK */
3572 { RCAR_GP_PIN(6, 19), 12, 3 }, /* AVB1_RD3 */
3573 { RCAR_GP_PIN(6, 18), 8, 3 }, /* AVB1_TD3 */
3574 { RCAR_GP_PIN(6, 17), 4, 3 }, /* AVB1_RD2 */
3575 { RCAR_GP_PIN(6, 16), 0, 3 }, /* AVB1_TD2 */
3576 } },
3577 { PINMUX_DRIVE_REG("DRV0CTRL7", 0xE6061880) {
3578 { RCAR_GP_PIN(7, 7), 28, 3 }, /* AVB0_TD1 */
3579 { RCAR_GP_PIN(7, 6), 24, 3 }, /* AVB0_TD2 */
3580 { RCAR_GP_PIN(7, 5), 20, 3 }, /* AVB0_PHY_INT */
3581 { RCAR_GP_PIN(7, 4), 16, 3 }, /* AVB0_LINK */
3582 { RCAR_GP_PIN(7, 3), 12, 3 }, /* AVB0_TD3 */
3583 { RCAR_GP_PIN(7, 2), 8, 3 }, /* AVB0_AVTP_MATCH */
3584 { RCAR_GP_PIN(7, 1), 4, 3 }, /* AVB0_AVTP_CAPTURE */
3585 { RCAR_GP_PIN(7, 0), 0, 3 }, /* AVB0_AVTP_PPS */
3586 } },
3587 { PINMUX_DRIVE_REG("DRV1CTRL7", 0xE6061884) {
3588 { RCAR_GP_PIN(7, 15), 28, 3 }, /* AVB0_TXC */
3589 { RCAR_GP_PIN(7, 14), 24, 3 }, /* AVB0_MDIO */
3590 { RCAR_GP_PIN(7, 13), 20, 3 }, /* AVB0_MDC */
3591 { RCAR_GP_PIN(7, 12), 16, 3 }, /* AVB0_RD2 */
3592 { RCAR_GP_PIN(7, 11), 12, 3 }, /* AVB0_TD0 */
3593 { RCAR_GP_PIN(7, 10), 8, 3 }, /* AVB0_MAGIC */
3594 { RCAR_GP_PIN(7, 9), 4, 3 }, /* AVB0_TXCREFCLK */
3595 { RCAR_GP_PIN(7, 8), 0, 3 }, /* AVB0_RD3 */
3596 } },
3597 { PINMUX_DRIVE_REG("DRV2CTRL7", 0xE6061888) {
3598 { RCAR_GP_PIN(7, 20), 16, 3 }, /* AVB0_RX_CTL */
3599 { RCAR_GP_PIN(7, 19), 12, 3 }, /* AVB0_RXC */
3600 { RCAR_GP_PIN(7, 18), 8, 3 }, /* AVB0_RD0 */
3601 { RCAR_GP_PIN(7, 17), 4, 3 }, /* AVB0_RD1 */
3602 { RCAR_GP_PIN(7, 16), 0, 3 }, /* AVB0_TX_CTL */
3603 } },
3604 { },
3605};
3606
3607enum ioctrl_regs {
3608 POC0,
3609 POC1,
3610 POC3,
3611 POC4,
3612 POC5,
3613 POC6,
3614 POC7,
3615};
3616
3617static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
3618 [POC0] = { 0xE60500A0, },
3619 [POC1] = { 0xE60508A0, },
3620 [POC3] = { 0xE60588A0, },
3621 [POC4] = { 0xE60600A0, },
3622 [POC5] = { 0xE60608A0, },
3623 [POC6] = { 0xE60610A0, },
3624 [POC7] = { 0xE60618A0, },
3625 { /* sentinel */ },
3626};
3627
3628static int r8a779h0_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
3629{
3630 int bit = pin & 0x1f;
3631
3632 switch (pin) {
3633 case RCAR_GP_PIN(0, 0) ... RCAR_GP_PIN(0, 18):
3634 *pocctrl = pinmux_ioctrl_regs[POC0].reg;
3635 return bit;
3636
3637 case RCAR_GP_PIN(1, 0) ... RCAR_GP_PIN(1, 28):
3638 *pocctrl = pinmux_ioctrl_regs[POC1].reg;
3639 return bit;
3640
3641 case RCAR_GP_PIN(3, 0) ... RCAR_GP_PIN(3, 12):
3642 *pocctrl = pinmux_ioctrl_regs[POC3].reg;
3643 return bit;
3644
3645 case RCAR_GP_PIN(4, 0) ... RCAR_GP_PIN(4, 13):
3646 *pocctrl = pinmux_ioctrl_regs[POC4].reg;
3647 return bit;
3648
3649 case PIN_VDDQ_AVB2:
3650 *pocctrl = pinmux_ioctrl_regs[POC5].reg;
3651 return 0;
3652
3653 case PIN_VDDQ_AVB1:
3654 *pocctrl = pinmux_ioctrl_regs[POC6].reg;
3655 return 0;
3656
3657 case PIN_VDDQ_AVB0:
3658 *pocctrl = pinmux_ioctrl_regs[POC7].reg;
3659 return 0;
3660
3661 default:
3662 return -EINVAL;
3663 }
3664}
3665
3666static const struct pinmux_bias_reg pinmux_bias_regs[] = {
3667 { PINMUX_BIAS_REG("PUEN0", 0xE60500C0, "PUD0", 0xE60500E0) {
3668 [ 0] = RCAR_GP_PIN(0, 0), /* GP0_00 */
3669 [ 1] = RCAR_GP_PIN(0, 1), /* GP0_01 */
3670 [ 2] = RCAR_GP_PIN(0, 2), /* GP0_02 */
3671 [ 3] = RCAR_GP_PIN(0, 3), /* IRQ3 */
3672 [ 4] = RCAR_GP_PIN(0, 4), /* IRQ2 */
3673 [ 5] = RCAR_GP_PIN(0, 5), /* IRQ1 */
3674 [ 6] = RCAR_GP_PIN(0, 6), /* IRQ0 */
3675 [ 7] = RCAR_GP_PIN(0, 7), /* MSIOF5_SS2 */
3676 [ 8] = RCAR_GP_PIN(0, 8), /* MSIOF5_SS1 */
3677 [ 9] = RCAR_GP_PIN(0, 9), /* MSIOF5_SYNC */
3678 [10] = RCAR_GP_PIN(0, 10), /* MSIOF5_TXD */
3679 [11] = RCAR_GP_PIN(0, 11), /* MSIOF5_SCK */
3680 [12] = RCAR_GP_PIN(0, 12), /* MSIOF5_RXD */
3681 [13] = RCAR_GP_PIN(0, 13), /* MSIOF2_SS2 */
3682 [14] = RCAR_GP_PIN(0, 14), /* MSIOF2_SS1 */
3683 [15] = RCAR_GP_PIN(0, 15), /* MSIOF2_SYNC */
3684 [16] = RCAR_GP_PIN(0, 16), /* MSIOF2_TXD */
3685 [17] = RCAR_GP_PIN(0, 17), /* MSIOF2_SCK */
3686 [18] = RCAR_GP_PIN(0, 18), /* MSIOF2_RXD */
3687 [19] = SH_PFC_PIN_NONE,
3688 [20] = SH_PFC_PIN_NONE,
3689 [21] = SH_PFC_PIN_NONE,
3690 [22] = SH_PFC_PIN_NONE,
3691 [23] = SH_PFC_PIN_NONE,
3692 [24] = SH_PFC_PIN_NONE,
3693 [25] = SH_PFC_PIN_NONE,
3694 [26] = SH_PFC_PIN_NONE,
3695 [27] = SH_PFC_PIN_NONE,
3696 [28] = SH_PFC_PIN_NONE,
3697 [29] = SH_PFC_PIN_NONE,
3698 [30] = SH_PFC_PIN_NONE,
3699 [31] = SH_PFC_PIN_NONE,
3700 } },
3701 { PINMUX_BIAS_REG("PUEN1", 0xE60508C0, "PUD1", 0xE60508E0) {
3702 [ 0] = RCAR_GP_PIN(1, 0), /* MSIOF1_SS2 */
3703 [ 1] = RCAR_GP_PIN(1, 1), /* MSIOF1_SS1 */
3704 [ 2] = RCAR_GP_PIN(1, 2), /* MSIOF1_SYNC */
3705 [ 3] = RCAR_GP_PIN(1, 3), /* MSIOF1_SCK */
3706 [ 4] = RCAR_GP_PIN(1, 4), /* MSIOF1_TXD */
3707 [ 5] = RCAR_GP_PIN(1, 5), /* MSIOF1_RXD */
3708 [ 6] = RCAR_GP_PIN(1, 6), /* MSIOF0_SS2 */
3709 [ 7] = RCAR_GP_PIN(1, 7), /* MSIOF0_SS1 */
3710 [ 8] = RCAR_GP_PIN(1, 8), /* MSIOF0_SYNC */
3711 [ 9] = RCAR_GP_PIN(1, 9), /* MSIOF0_TXD */
3712 [10] = RCAR_GP_PIN(1, 10), /* MSIOF0_SCK */
3713 [11] = RCAR_GP_PIN(1, 11), /* MSIOF0_RXD */
3714 [12] = RCAR_GP_PIN(1, 12), /* HTX0 */
3715 [13] = RCAR_GP_PIN(1, 13), /* HCTS0_N */
3716 [14] = RCAR_GP_PIN(1, 14), /* HRTS0_N */
3717 [15] = RCAR_GP_PIN(1, 15), /* HSCK0 */
3718 [16] = RCAR_GP_PIN(1, 16), /* HRX0 */
3719 [17] = RCAR_GP_PIN(1, 17), /* SCIF_CLK */
3720 [18] = RCAR_GP_PIN(1, 18), /* SSI_SCK */
3721 [19] = RCAR_GP_PIN(1, 19), /* SSI_WS */
3722 [20] = RCAR_GP_PIN(1, 20), /* SSI_SD */
3723 [21] = RCAR_GP_PIN(1, 21), /* AUDIO_CLKOUT */
3724 [22] = RCAR_GP_PIN(1, 22), /* AUDIO_CLKIN */
3725 [23] = RCAR_GP_PIN(1, 23), /* GP1_23 */
3726 [24] = RCAR_GP_PIN(1, 24), /* HRX3 */
3727 [25] = RCAR_GP_PIN(1, 25), /* HSCK3 */
3728 [26] = RCAR_GP_PIN(1, 26), /* HRTS3_N */
3729 [27] = RCAR_GP_PIN(1, 27), /* HCTS3_N */
3730 [28] = RCAR_GP_PIN(1, 28), /* HTX3 */
3731 [29] = RCAR_GP_PIN(1, 29), /* ERROROUTC_N */
3732 [30] = SH_PFC_PIN_NONE,
3733 [31] = SH_PFC_PIN_NONE,
3734 } },
3735 { PINMUX_BIAS_REG("PUEN2", 0xE60580C0, "PUD2", 0xE60580E0) {
3736 [ 0] = RCAR_GP_PIN(2, 0), /* FXR_TXDA */
3737 [ 1] = RCAR_GP_PIN(2, 1), /* FXR_TXENA_N */
3738 [ 2] = RCAR_GP_PIN(2, 2), /* RXDA_EXTFXR */
3739 [ 3] = RCAR_GP_PIN(2, 3), /* CLK_EXTFXR */
3740 [ 4] = RCAR_GP_PIN(2, 4), /* RXDB_EXTFXR */
3741 [ 5] = RCAR_GP_PIN(2, 5), /* FXR_TXENB_N */
3742 [ 6] = RCAR_GP_PIN(2, 6), /* FXR_TXDB */
3743 [ 7] = RCAR_GP_PIN(2, 7), /* TPU0TO1 */
3744 [ 8] = RCAR_GP_PIN(2, 8), /* TPU0TO0 */
3745 [ 9] = RCAR_GP_PIN(2, 9), /* CAN_CLK */
3746 [10] = RCAR_GP_PIN(2, 10), /* CANFD0_TX */
3747 [11] = RCAR_GP_PIN(2, 11), /* CANFD0_RX */
3748 [12] = RCAR_GP_PIN(2, 12), /* CANFD2_TX */
3749 [13] = RCAR_GP_PIN(2, 13), /* CANFD2_RX */
3750 [14] = RCAR_GP_PIN(2, 14), /* CANFD3_TX */
3751 [15] = RCAR_GP_PIN(2, 15), /* CANFD3_RX */
3752 [16] = SH_PFC_PIN_NONE,
3753 [17] = RCAR_GP_PIN(2, 17), /* CANFD1_TX */
3754 [18] = SH_PFC_PIN_NONE,
3755 [19] = RCAR_GP_PIN(2, 19), /* CANFD1_RX */
3756 [20] = SH_PFC_PIN_NONE,
3757 [21] = SH_PFC_PIN_NONE,
3758 [22] = SH_PFC_PIN_NONE,
3759 [23] = SH_PFC_PIN_NONE,
3760 [24] = SH_PFC_PIN_NONE,
3761 [25] = SH_PFC_PIN_NONE,
3762 [26] = SH_PFC_PIN_NONE,
3763 [27] = SH_PFC_PIN_NONE,
3764 [28] = SH_PFC_PIN_NONE,
3765 [29] = SH_PFC_PIN_NONE,
3766 [30] = SH_PFC_PIN_NONE,
3767 [31] = SH_PFC_PIN_NONE,
3768 } },
3769 { PINMUX_BIAS_REG("PUEN3", 0xE60588C0, "PUD3", 0xE60588E0) {
3770 [ 0] = RCAR_GP_PIN(3, 0), /* MMC_SD_D1 */
3771 [ 1] = RCAR_GP_PIN(3, 1), /* MMC_SD_D0 */
3772 [ 2] = RCAR_GP_PIN(3, 2), /* MMC_SD_D2 */
3773 [ 3] = RCAR_GP_PIN(3, 3), /* MMC_SD_CLK */
3774 [ 4] = RCAR_GP_PIN(3, 4), /* MMC_DS */
3775 [ 5] = RCAR_GP_PIN(3, 5), /* MMC_SD_D3 */
3776 [ 6] = RCAR_GP_PIN(3, 6), /* MMC_D5 */
3777 [ 7] = RCAR_GP_PIN(3, 7), /* MMC_D4 */
3778 [ 8] = RCAR_GP_PIN(3, 8), /* MMC_D7 */
3779 [ 9] = RCAR_GP_PIN(3, 9), /* MMC_D6 */
3780 [10] = RCAR_GP_PIN(3, 10), /* MMC_SD_CMD */
3781 [11] = RCAR_GP_PIN(3, 11), /* SD_CD */
3782 [12] = RCAR_GP_PIN(3, 12), /* SD_WP */
3783 [13] = RCAR_GP_PIN(3, 13), /* PWM1 */
3784 [14] = RCAR_GP_PIN(3, 14), /* PWM2 */
3785 [15] = RCAR_GP_PIN(3, 15), /* QSPI0_SSL */
3786 [16] = RCAR_GP_PIN(3, 16), /* QSPI0_IO3 */
3787 [17] = RCAR_GP_PIN(3, 17), /* QSPI0_IO2 */
3788 [18] = RCAR_GP_PIN(3, 18), /* QSPI0_MISO_IO1 */
3789 [19] = RCAR_GP_PIN(3, 19), /* QSPI0_MOSI_IO0 */
3790 [20] = RCAR_GP_PIN(3, 20), /* QSPI0_SPCLK */
3791 [21] = RCAR_GP_PIN(3, 21), /* QSPI1_MOSI_IO0 */
3792 [22] = RCAR_GP_PIN(3, 22), /* QSPI1_SPCLK */
3793 [23] = RCAR_GP_PIN(3, 23), /* QSPI1_MISO_IO1 */
3794 [24] = RCAR_GP_PIN(3, 24), /* QSPI1_IO2 */
3795 [25] = RCAR_GP_PIN(3, 25), /* QSPI1_SSL */
3796 [26] = RCAR_GP_PIN(3, 26), /* QSPI1_IO3 */
3797 [27] = RCAR_GP_PIN(3, 27), /* RPC_RESET_N */
3798 [28] = RCAR_GP_PIN(3, 28), /* RPC_WP_N */
3799 [29] = RCAR_GP_PIN(3, 29), /* RPC_INT_N */
3800 [30] = RCAR_GP_PIN(3, 30), /* TCLK3 */
3801 [31] = RCAR_GP_PIN(3, 31), /* TCLK4 */
3802 } },
3803 { PINMUX_BIAS_REG("PUEN4", 0xE60600C0, "PUD4", 0xE60600E0) {
3804 [ 0] = RCAR_GP_PIN(4, 0), /* SCL0 */
3805 [ 1] = RCAR_GP_PIN(4, 1), /* SDA0 */
3806 [ 2] = RCAR_GP_PIN(4, 2), /* SCL1 */
3807 [ 3] = RCAR_GP_PIN(4, 3), /* SDA1 */
3808 [ 4] = RCAR_GP_PIN(4, 4), /* SCL2 */
3809 [ 5] = RCAR_GP_PIN(4, 5), /* SDA2 */
3810 [ 6] = RCAR_GP_PIN(4, 6), /* SCL3 */
3811 [ 7] = RCAR_GP_PIN(4, 7), /* SDA3 */
3812 [ 8] = RCAR_GP_PIN(4, 8), /* HRX2 */
3813 [ 9] = RCAR_GP_PIN(4, 9), /* HTX2 */
3814 [10] = RCAR_GP_PIN(4, 10), /* HRTS2_N */
3815 [11] = RCAR_GP_PIN(4, 11), /* SCIF_CLK2 */
3816 [12] = RCAR_GP_PIN(4, 12), /* HCTS2_N */
3817 [13] = RCAR_GP_PIN(4, 13), /* HSCK2 */
3818 [14] = RCAR_GP_PIN(4, 14), /* PWM3 */
3819 [15] = RCAR_GP_PIN(4, 15), /* PWM4 */
3820 [16] = SH_PFC_PIN_NONE,
3821 [17] = SH_PFC_PIN_NONE,
3822 [18] = SH_PFC_PIN_NONE,
3823 [19] = SH_PFC_PIN_NONE,
3824 [20] = SH_PFC_PIN_NONE,
3825 [21] = RCAR_GP_PIN(4, 21), /* PCIE0_CLKREQ_N */
3826 [22] = SH_PFC_PIN_NONE,
3827 [23] = RCAR_GP_PIN(4, 23), /* AVS0 */
3828 [24] = RCAR_GP_PIN(4, 24), /* AVS1 */
3829 [25] = SH_PFC_PIN_NONE,
3830 [26] = SH_PFC_PIN_NONE,
3831 [27] = SH_PFC_PIN_NONE,
3832 [28] = SH_PFC_PIN_NONE,
3833 [29] = SH_PFC_PIN_NONE,
3834 [30] = SH_PFC_PIN_NONE,
3835 [31] = SH_PFC_PIN_NONE,
3836 } },
3837 { PINMUX_BIAS_REG("PUEN5", 0xE60608C0, "PUD5", 0xE60608E0) {
3838 [ 0] = RCAR_GP_PIN(5, 0), /* AVB2_AVTP_PPS */
3839 [ 1] = RCAR_GP_PIN(5, 1), /* AVB0_AVTP_CAPTURE */
3840 [ 2] = RCAR_GP_PIN(5, 2), /* AVB2_AVTP_MATCH */
3841 [ 3] = RCAR_GP_PIN(5, 3), /* AVB2_LINK */
3842 [ 4] = RCAR_GP_PIN(5, 4), /* AVB2_PHY_INT */
3843 [ 5] = RCAR_GP_PIN(5, 5), /* AVB2_MAGIC */
3844 [ 6] = RCAR_GP_PIN(5, 6), /* AVB2_MDC */
3845 [ 7] = RCAR_GP_PIN(5, 7), /* AVB2_TXCREFCLK */
3846 [ 8] = RCAR_GP_PIN(5, 8), /* AVB2_TD3 */
3847 [ 9] = RCAR_GP_PIN(5, 9), /* AVB2_RD3 */
3848 [10] = RCAR_GP_PIN(5, 10), /* AVB2_MDIO */
3849 [11] = RCAR_GP_PIN(5, 11), /* AVB2_TD2 */
3850 [12] = RCAR_GP_PIN(5, 12), /* AVB2_TD1 */
3851 [13] = RCAR_GP_PIN(5, 13), /* AVB2_RD2 */
3852 [14] = RCAR_GP_PIN(5, 14), /* AVB2_RD1 */
3853 [15] = RCAR_GP_PIN(5, 15), /* AVB2_TD0 */
3854 [16] = RCAR_GP_PIN(5, 16), /* AVB2_TXC */
3855 [17] = RCAR_GP_PIN(5, 17), /* AVB2_RD0 */
3856 [18] = RCAR_GP_PIN(5, 18), /* AVB2_RXC */
3857 [19] = RCAR_GP_PIN(5, 19), /* AVB2_TX_CTL */
3858 [20] = RCAR_GP_PIN(5, 20), /* AVB2_RX_CTL */
3859 [21] = SH_PFC_PIN_NONE,
3860 [22] = SH_PFC_PIN_NONE,
3861 [23] = SH_PFC_PIN_NONE,
3862 [24] = SH_PFC_PIN_NONE,
3863 [25] = SH_PFC_PIN_NONE,
3864 [26] = SH_PFC_PIN_NONE,
3865 [27] = SH_PFC_PIN_NONE,
3866 [28] = SH_PFC_PIN_NONE,
3867 [29] = SH_PFC_PIN_NONE,
3868 [30] = SH_PFC_PIN_NONE,
3869 [31] = SH_PFC_PIN_NONE,
3870 } },
3871 { PINMUX_BIAS_REG("PUEN6", 0xE60610C0, "PUD6", 0xE60610E0) {
3872 [ 0] = RCAR_GP_PIN(6, 0), /* AVB1_MDIO */
3873 [ 1] = RCAR_GP_PIN(6, 1), /* AVB1_MAGIC */
3874 [ 2] = RCAR_GP_PIN(6, 2), /* AVB1_MDC */
3875 [ 3] = RCAR_GP_PIN(6, 3), /* AVB1_PHY_INT */
3876 [ 4] = RCAR_GP_PIN(6, 4), /* AVB1_LINK */
3877 [ 5] = RCAR_GP_PIN(6, 5), /* AVB1_AVTP_MATCH */
3878 [ 6] = RCAR_GP_PIN(6, 6), /* AVB1_TXC */
3879 [ 7] = RCAR_GP_PIN(6, 7), /* AVB1_TX_CTL */
3880 [ 8] = RCAR_GP_PIN(6, 8), /* AVB1_RXC */
3881 [ 9] = RCAR_GP_PIN(6, 9), /* AVB1_RX_CTL */
3882 [10] = RCAR_GP_PIN(6, 10), /* AVB1_AVTP_PPS */
3883 [11] = RCAR_GP_PIN(6, 11), /* AVB1_AVTP_CAPTURE */
3884 [12] = RCAR_GP_PIN(6, 12), /* AVB1_TD1 */
3885 [13] = RCAR_GP_PIN(6, 13), /* AVB1_TD0 */
3886 [14] = RCAR_GP_PIN(6, 14), /* AVB1_RD1*/
3887 [15] = RCAR_GP_PIN(6, 15), /* AVB1_RD0 */
3888 [16] = RCAR_GP_PIN(6, 16), /* AVB1_TD2 */
3889 [17] = RCAR_GP_PIN(6, 17), /* AVB1_RD2 */
3890 [18] = RCAR_GP_PIN(6, 18), /* AVB1_TD3 */
3891 [19] = RCAR_GP_PIN(6, 19), /* AVB1_RD3 */
3892 [20] = RCAR_GP_PIN(6, 20), /* AVB1_TXCREFCLK */
3893 [21] = SH_PFC_PIN_NONE,
3894 [22] = SH_PFC_PIN_NONE,
3895 [23] = SH_PFC_PIN_NONE,
3896 [24] = SH_PFC_PIN_NONE,
3897 [25] = SH_PFC_PIN_NONE,
3898 [26] = SH_PFC_PIN_NONE,
3899 [27] = SH_PFC_PIN_NONE,
3900 [28] = SH_PFC_PIN_NONE,
3901 [29] = SH_PFC_PIN_NONE,
3902 [30] = SH_PFC_PIN_NONE,
3903 [31] = SH_PFC_PIN_NONE,
3904 } },
3905 { PINMUX_BIAS_REG("PUEN7", 0xE60618C0, "PUD7", 0xE60618E0) {
3906 [ 0] = RCAR_GP_PIN(7, 0), /* AVB0_AVTP_PPS */
3907 [ 1] = RCAR_GP_PIN(7, 1), /* AVB0_AVTP_CAPTURE */
3908 [ 2] = RCAR_GP_PIN(7, 2), /* AVB0_AVTP_MATCH */
3909 [ 3] = RCAR_GP_PIN(7, 3), /* AVB0_TD3 */
3910 [ 4] = RCAR_GP_PIN(7, 4), /* AVB0_LINK */
3911 [ 5] = RCAR_GP_PIN(7, 5), /* AVB0_PHY_INT */
3912 [ 6] = RCAR_GP_PIN(7, 6), /* AVB0_TD2 */
3913 [ 7] = RCAR_GP_PIN(7, 7), /* AVB0_TD1 */
3914 [ 8] = RCAR_GP_PIN(7, 8), /* AVB0_RD3 */
3915 [ 9] = RCAR_GP_PIN(7, 9), /* AVB0_TXCREFCLK */
3916 [10] = RCAR_GP_PIN(7, 10), /* AVB0_MAGIC */
3917 [11] = RCAR_GP_PIN(7, 11), /* AVB0_TD0 */
3918 [12] = RCAR_GP_PIN(7, 12), /* AVB0_RD2 */
3919 [13] = RCAR_GP_PIN(7, 13), /* AVB0_MDC */
3920 [14] = RCAR_GP_PIN(7, 14), /* AVB0_MDIO */
3921 [15] = RCAR_GP_PIN(7, 15), /* AVB0_TXC */
3922 [16] = RCAR_GP_PIN(7, 16), /* AVB0_TX_CTL */
3923 [17] = RCAR_GP_PIN(7, 17), /* AVB0_RD1 */
3924 [18] = RCAR_GP_PIN(7, 18), /* AVB0_RD0 */
3925 [19] = RCAR_GP_PIN(7, 19), /* AVB0_RXC */
3926 [20] = RCAR_GP_PIN(7, 20), /* AVB0_RX_CTL */
3927 [21] = SH_PFC_PIN_NONE,
3928 [22] = SH_PFC_PIN_NONE,
3929 [23] = SH_PFC_PIN_NONE,
3930 [24] = SH_PFC_PIN_NONE,
3931 [25] = SH_PFC_PIN_NONE,
3932 [26] = SH_PFC_PIN_NONE,
3933 [27] = SH_PFC_PIN_NONE,
3934 [28] = SH_PFC_PIN_NONE,
3935 [29] = SH_PFC_PIN_NONE,
3936 [30] = SH_PFC_PIN_NONE,
3937 [31] = SH_PFC_PIN_NONE,
3938 } },
3939 { /* sentinel */ },
3940};
3941
3942static const struct sh_pfc_soc_operations r8a779h0_pin_ops = {
3943 .pin_to_pocctrl = r8a779h0_pin_to_pocctrl,
3944 .get_bias = rcar_pinmux_get_bias,
3945 .set_bias = rcar_pinmux_set_bias,
3946};
3947
3948const struct sh_pfc_soc_info r8a779h0_pinmux_info = {
3949 .name = "r8a779h0_pfc",
3950 .ops = &r8a779h0_pin_ops,
3951 .unlock_reg = 0x1ff, /* PMMRn mask */
3952
3953 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
3954
3955 .pins = pinmux_pins,
3956 .nr_pins = ARRAY_SIZE(pinmux_pins),
3957 .groups = pinmux_groups,
3958 .nr_groups = ARRAY_SIZE(pinmux_groups),
3959 .functions = pinmux_functions,
3960 .nr_functions = ARRAY_SIZE(pinmux_functions),
3961
3962 .cfg_regs = pinmux_config_regs,
3963 .drive_regs = pinmux_drive_regs,
3964 .bias_regs = pinmux_bias_regs,
3965 .ioctrl_regs = pinmux_ioctrl_regs,
3966
3967 .pinmux_data = pinmux_data,
3968 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
3969};