blob: 601826d44ac8b1c438ae04689902acfeeab4718d [file] [log] [blame]
Ley Foon Tanc46f6a62019-11-27 15:55:31 +08001/* SPDX-License-Identifier: GPL-2.0
2 *
3 * Copyright (C) 2017-2019 Intel Corporation <www.intel.com>
4 *
5 */
6
7#ifndef __CONFIG_SOCFPGA_SOC64_COMMON_H__
8#define __CONFIG_SOCFPGA_SOC64_COMMON_H__
9
Siew Chin Lim142d9c02021-08-10 11:26:27 +080010#include <asm/arch/base_addr_soc64.h>
Siew Chin Lim954d5992021-03-24 13:11:34 +080011#include <asm/arch/handoff_soc64.h>
Simon Glassfb64e362020-05-10 11:40:09 -060012#include <linux/stringify.h>
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080013
14/*
15 * U-Boot general configurations
16 */
17#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080018/* sysmgr.boot_scratch_cold4 & 5 (64bit) will be used for PSCI_CPU_ON call */
19#define CPU_RELEASE_ADDR 0xFFD12210
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080020
21/*
22 * U-Boot console configurations
23 */
24#define CONFIG_SYS_MAXARGS 64
25#define CONFIG_SYS_CBSIZE 2048
26#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
27 sizeof(CONFIG_SYS_PROMPT) + 16)
28#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
29
30/* Extend size of kernel image for uncompression */
31#define CONFIG_SYS_BOOTM_LEN (32 * 1024 * 1024)
32
33/*
34 * U-Boot run time memory configurations
35 */
36#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
37#define CONFIG_SYS_INIT_RAM_SIZE 0x40000
Chee Hong Ang25d45cb2020-12-24 18:21:09 +080038#ifdef CONFIG_SPL_BUILD
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080039#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR \
40 + CONFIG_SYS_INIT_RAM_SIZE \
Siew Chin Lim954d5992021-03-24 13:11:34 +080041 - SOC64_HANDOFF_SIZE)
Chee Hong Ang25d45cb2020-12-24 18:21:09 +080042#else
43#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_TEXT_BASE \
44 + 0x100000)
45#endif
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080046#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_SP_ADDR)
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080047
48/*
49 * U-Boot environment configurations
50 */
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080051
52/*
53 * QSPI support
54 */
55 #ifdef CONFIG_CADENCE_QSPI
56/* Enable it if you want to use dual-stacked mode */
57/*#define CONFIG_QSPI_RBF_ADDR 0x720000*/
58
59/* Flash device info */
60
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080061#ifndef CONFIG_SPL_BUILD
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080062#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
63#endif /* CONFIG_SPL_BUILD */
64
65#ifndef __ASSEMBLY__
66unsigned int cm_get_qspi_controller_clk_hz(void);
67#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
68#endif
69
70#endif /* CONFIG_CADENCE_QSPI */
71
72/*
Siew Chin Lim14b8a482021-03-01 20:04:14 +080073 * Environment variable
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080074 */
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080075#define CONFIG_EXTRA_ENV_SETTINGS \
76 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
Chee Hong Angf28875c2020-12-24 18:20:57 +080077 "bootfile=" CONFIG_BOOTFILE "\0" \
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080078 "fdt_addr=8000000\0" \
Ley Foon Tan461d2982019-11-27 15:55:32 +080079 "fdtimage=" CONFIG_DEFAULT_DEVICE_TREE ".dtb\0" \
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080080 "mmcroot=/dev/mmcblk0p2\0" \
81 "mmcboot=setenv bootargs " CONFIG_BOOTARGS \
82 " root=${mmcroot} rw rootwait;" \
83 "booti ${loadaddr} - ${fdt_addr}\0" \
84 "mmcload=mmc rescan;" \
85 "load mmc 0:1 ${loadaddr} ${bootfile};" \
86 "load mmc 0:1 ${fdt_addr} ${fdtimage}\0" \
Chee Hong Angf28875c2020-12-24 18:20:57 +080087 "mmcfitboot=setenv bootargs " CONFIG_BOOTARGS \
88 " root=${mmcroot} rw rootwait;" \
89 "bootm ${loadaddr}\0" \
90 "mmcfitload=mmc rescan;" \
91 "load mmc 0:1 ${loadaddr} ${bootfile}\0" \
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080092 "linux_qspi_enable=if sf probe; then " \
93 "echo Enabling QSPI at Linux DTB...;" \
94 "fdt addr ${fdt_addr}; fdt resize;" \
95 "fdt set /soc/spi@ff8d2000 status okay;" \
96 "fdt set /soc/clkmgr/clocks/qspi_clk clock-frequency " \
97 " ${qspi_clock}; fi; \0" \
98 "scriptaddr=0x02100000\0" \
99 "scriptfile=u-boot.scr\0" \
100 "fatscript=if fatload mmc 0:1 ${scriptaddr} ${scriptfile};" \
101 "then source ${scriptaddr}; fi\0" \
102 "socfpga_legacy_reset_compat=1\0"
103
104/*
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800105 * External memory configurations
106 */
107#define PHYS_SDRAM_1 0x0
108#define PHYS_SDRAM_1_SIZE (1 * 1024 * 1024 * 1024)
109#define CONFIG_SYS_SDRAM_BASE 0
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800110
111/*
112 * Serial / UART configurations
113 */
114#define CONFIG_SYS_NS16550_CLK 100000000
115#define CONFIG_SYS_NS16550_MEM32
116
117/*
118 * Timer & watchdog configurations
119 */
120#define COUNTER_FREQUENCY 400000000
121
122/*
123 * SDMMC configurations
124 */
125#ifdef CONFIG_CMD_MMC
126#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256
127#endif
128/*
129 * Flash configurations
130 */
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800131
132/* Ethernet on SoC (EMAC) */
133#if defined(CONFIG_CMD_NET)
134#define CONFIG_DW_ALTDESCRIPTOR
135#endif /* CONFIG_CMD_NET */
136
137/*
138 * L4 Watchdog
139 */
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800140#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
Ley Foon Tan461d2982019-11-27 15:55:32 +0800141#ifdef CONFIG_TARGET_SOCFPGA_STRATIX10
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800142#ifndef __ASSEMBLY__
143unsigned int cm_get_l4_sys_free_clk_hz(void);
144#define CONFIG_DW_WDT_CLOCK_KHZ (cm_get_l4_sys_free_clk_hz() / 1000)
145#endif
Ley Foon Tan461d2982019-11-27 15:55:32 +0800146#else
147#define CONFIG_DW_WDT_CLOCK_KHZ 100000
148#endif
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800149
150/*
151 * SPL memory layout
152 *
153 * On chip RAM
154 * 0xFFE0_0000 ...... Start of OCRAM
155 * SPL code, rwdata
156 * empty space
157 * 0xFFEx_xxxx ...... Top of stack (grows down)
158 * 0xFFEy_yyyy ...... Global Data
159 * 0xFFEz_zzzz ...... Malloc prior relocation (size CONFIG_SYS_MALLOC_F_LEN)
160 * 0xFFE3_F000 ...... Hardware handdoff blob (size 4KB)
161 * 0xFFE3_FFFF ...... End of OCRAM
162 *
163 * SDRAM
164 * 0x0000_0000 ...... Start of SDRAM_1
165 * unused / empty space for image loading
166 * Size 64MB ...... MALLOC (size CONFIG_SYS_SPL_MALLOC_SIZE)
167 * Size 1MB ...... BSS (size CONFIG_SPL_BSS_MAX_SIZE)
168 * 0x8000_0000 ...... End of SDRAM_1 (assume 2GB)
169 *
170 */
Dalon Westergreen3a8621c2021-03-01 20:04:16 +0800171#define CONFIG_SPL_TARGET "spl/u-boot-spl-dtb.hex"
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800172#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
173#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
174#define CONFIG_SPL_BSS_MAX_SIZE 0x100000 /* 1 MB */
175#define CONFIG_SPL_BSS_START_ADDR (PHYS_SDRAM_1 + PHYS_SDRAM_1_SIZE \
176 - CONFIG_SPL_BSS_MAX_SIZE)
177#define CONFIG_SYS_SPL_MALLOC_SIZE (CONFIG_SYS_MALLOC_LEN)
178#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR \
179 - CONFIG_SYS_SPL_MALLOC_SIZE)
180
181/* SPL SDMMC boot support */
Chee Hong Angf28875c2020-12-24 18:20:57 +0800182#ifdef CONFIG_SPL_LOAD_FIT
183#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.itb"
184#else
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800185#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Chee Hong Angf28875c2020-12-24 18:20:57 +0800186#endif
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800187
188#endif /* __CONFIG_SOCFPGA_SOC64_COMMON_H__ */