blob: b2679e587865b221e8b117bb90673b1c617fb521 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
stroesefd4b5a72003-02-18 11:30:24 +00002 * (C) Copyright 2001-2003
wdenkc6097192002-11-03 00:24:07 +00003 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
wdenkc6097192002-11-03 00:24:07 +000038#define CONFIG_CPCIISER4 1 /* ...on a CPCIISER4 board */
39
wdenkda55c6e2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
wdenkc6097192002-11-03 00:24:07 +000041
wdenkda55c6e2004-01-20 23:12:12 +000042#define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
wdenkc6097192002-11-03 00:24:07 +000043
44#define CONFIG_BAUDRATE 9600
45#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
46
47#undef CONFIG_BOOTARGS
48#define CONFIG_BOOTCOMMAND "bootm fff00000"
49
50#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkc6097192002-11-03 00:24:07 +000052
Ben Warren3a918a62008-10-27 23:50:15 -070053#define CONFIG_PPC4xx_EMAC
wdenkc6097192002-11-03 00:24:07 +000054#define CONFIG_MII 1 /* MII PHY management */
wdenkda55c6e2004-01-20 23:12:12 +000055#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea9484a92004-12-16 18:05:42 +000056#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Ben Warren6c262932009-04-28 16:50:53 -070057#define CONFIG_NET_MULTI
wdenkc6097192002-11-03 00:24:07 +000058
wdenkc6097192002-11-03 00:24:07 +000059
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050060/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050061 * BOOTP options
62 */
63#define CONFIG_BOOTP_BOOTFILESIZE
64#define CONFIG_BOOTP_BOOTPATH
65#define CONFIG_BOOTP_GATEWAY
66#define CONFIG_BOOTP_HOSTNAME
67
68
69/*
70 * BOOTP options
71 */
72#define CONFIG_BOOTP_BOOTFILESIZE
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_GATEWAY
75#define CONFIG_BOOTP_HOSTNAME
76
77
78/*
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050079 * Command line configuration.
80 */
81#include <config_cmd_default.h>
82
83#define CONFIG_CMD_PCI
84#define CONFIG_CMD_IRQ
85#define CONFIG_CMD_MII
86#define CONFIG_CMD_ELF
87#define CONFIG_CMD_EEPROM
88
wdenkc6097192002-11-03 00:24:07 +000089
90#undef CONFIG_WATCHDOG /* watchdog disabled */
91
wdenkda55c6e2004-01-20 23:12:12 +000092#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkc6097192002-11-03 00:24:07 +000093
94/*
95 * Miscellaneous configurable options
96 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_LONGHELP /* undef to save memory */
98#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050099#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000101#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000103#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
105#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
106#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkc6097192002-11-03 00:24:07 +0000109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
111#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_EXT_SERIAL_CLOCK 1843200 /* use external serial clock */
wdenkc6097192002-11-03 00:24:07 +0000114
115/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk57b2d802003-06-27 21:31:46 +0000117 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
118 57600, 115200, 230400, 460800, 921600 }
wdenkc6097192002-11-03 00:24:07 +0000119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
121#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkc6097192002-11-03 00:24:07 +0000122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc6097192002-11-03 00:24:07 +0000124
125#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
126
127/*-----------------------------------------------------------------------
128 * PCI stuff
129 *-----------------------------------------------------------------------
130 */
wdenkda55c6e2004-01-20 23:12:12 +0000131#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
132#define PCI_HOST_FORCE 1 /* configure as pci host */
133#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenkc6097192002-11-03 00:24:07 +0000134
wdenkda55c6e2004-01-20 23:12:12 +0000135#define CONFIG_PCI /* include pci support */
136#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
137#define CONFIG_PCI_PNP /* do pci plug-and-play */
138 /* resource configuration */
wdenkc6097192002-11-03 00:24:07 +0000139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
141#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0404 /* PCI Device ID: CPCI-ISER4 */
142#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
143#define CONFIG_SYS_PCI_PTM1MS 0xff000001 /* 16MB, enable hard-wired to 1 */
144#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
145#define CONFIG_SYS_PCI_PTM2LA 0xffe00000 /* point to flash */
146#define CONFIG_SYS_PCI_PTM2MS 0xffe00001 /* 2MB, enable */
147#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000148
149/*-----------------------------------------------------------------------
150 * Start addresses for the final memory configuration
151 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000153 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_SDRAM_BASE 0x00000000
155#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
156#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
157#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
158#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000159
160/*
161 * For booting Linux, the board info and command line data
162 * have to be in the first 8 MB of memory, since this is
163 * the maximum mapped by the Linux kernel during initialization.
164 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000166/*-----------------------------------------------------------------------
167 * FLASH organization
168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
170#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkc6097192002-11-03 00:24:07 +0000171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
173#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
176#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
177#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkc6097192002-11-03 00:24:07 +0000178/*
179 * The following defines are added for buggy IOP480 byte interface.
180 * All other boards should use the standard values (CPCI405 etc.)
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
183#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
184#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenkc6097192002-11-03 00:24:07 +0000185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkc6097192002-11-03 00:24:07 +0000187
188/*-----------------------------------------------------------------------
189 * I2C EEPROM (CAT24WC08) for environment
190 */
191#define CONFIG_HARD_I2C /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
193#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkc6097192002-11-03 00:24:07 +0000194
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
196#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenkda55c6e2004-01-20 23:12:12 +0000197/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
199#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
wdenkc6097192002-11-03 00:24:07 +0000200 /* 16 byte page write mode using*/
wdenkda55c6e2004-01-20 23:12:12 +0000201 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +0000203
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200204#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200205#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
206#define CONFIG_ENV_SIZE 0x300 /* 768 bytes may be used for env vars */
wdenk57b2d802003-06-27 21:31:46 +0000207 /* total size of a CAT24WC08 is 1024 bytes */
wdenkc6097192002-11-03 00:24:07 +0000208
wdenkc6097192002-11-03 00:24:07 +0000209/*
210 * Init Memory Controller:
211 *
212 * BR0/1 and OR0/1 (FLASH)
213 */
214
215#define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
216#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
217
218/*-----------------------------------------------------------------------
219 * External Bus Controller (EBC) Setup
220 */
221
wdenkda55c6e2004-01-20 23:12:12 +0000222/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_EBC_PB0AP 0x92015480
224#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000225
wdenkda55c6e2004-01-20 23:12:12 +0000226/* Memory Bank 1 (Uart 8bit) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_EBC_PB1AP 0x01000480 /* TWT=2,TH=2,no Ready,BEM=0,SOR=1 */
228#define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000229
wdenkda55c6e2004-01-20 23:12:12 +0000230/* Memory Bank 2 (Uart 32bit) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_EBC_PB2AP 0x000004c0 /* no Ready, BEM=1 */
232#define CONFIG_SYS_EBC_PB2CR 0xF011C000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=32bit */
wdenkc6097192002-11-03 00:24:07 +0000233
wdenkda55c6e2004-01-20 23:12:12 +0000234/* Memory Bank 3 (FPGA Reset) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_EBC_PB3AP 0x010004C0 /* no Ready, BEM=1 */
236#define CONFIG_SYS_EBC_PB3CR 0xF021A000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000237
238/*-----------------------------------------------------------------------
239 * Definitions for initial stack pointer and data area (in DPRAM)
240 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
242#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
243#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
244#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
245#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
246#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000247
248/*
249 * Internal Definitions
250 *
251 * Boot Flags
252 */
253#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
254#define BOOTFLAG_WARM 0x02 /* Software reboot */
255
256#endif /* __CONFIG_H */