blob: dcb251597f9a43f6739fa097fc403b391050341a [file] [log] [blame]
Masahiro Yamadaedbecf52015-08-28 22:33:15 +09001/*
Masahiro Yamada39a67ff2016-10-07 16:43:00 +09002 * Device Tree Source for UniPhier PXs2 SoC
Masahiro Yamadaedbecf52015-08-28 22:33:15 +09003 *
Masahiro Yamada39a67ff2016-10-07 16:43:00 +09004 * Copyright (C) 2015-2016 Socionext Inc.
5 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamadaedbecf52015-08-28 22:33:15 +09006 *
Masahiro Yamada31a17882017-06-22 16:46:40 +09007 * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
Masahiro Yamadaedbecf52015-08-28 22:33:15 +09008 */
9
Masahiro Yamadaedbecf52015-08-28 22:33:15 +090010/ {
Masahiro Yamada39a67ff2016-10-07 16:43:00 +090011 compatible = "socionext,uniphier-pxs2";
Masahiro Yamada6cd78f72017-03-13 00:16:39 +090012 #address-cells = <1>;
13 #size-cells = <1>;
Masahiro Yamadaedbecf52015-08-28 22:33:15 +090014
15 cpus {
16 #address-cells = <1>;
17 #size-cells = <0>;
Masahiro Yamadaedbecf52015-08-28 22:33:15 +090018
19 cpu@0 {
20 device_type = "cpu";
21 compatible = "arm,cortex-a9";
22 reg = <0>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +090023 clocks = <&sys_clk 32>;
Masahiro Yamada39a67ff2016-10-07 16:43:00 +090024 enable-method = "psci";
Masahiro Yamadab36f3052015-12-16 10:54:08 +090025 next-level-cache = <&l2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +090026 operating-points-v2 = <&cpu_opp>;
Masahiro Yamadaedbecf52015-08-28 22:33:15 +090027 };
28
29 cpu@1 {
30 device_type = "cpu";
31 compatible = "arm,cortex-a9";
32 reg = <1>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +090033 clocks = <&sys_clk 32>;
Masahiro Yamada39a67ff2016-10-07 16:43:00 +090034 enable-method = "psci";
Masahiro Yamadab36f3052015-12-16 10:54:08 +090035 next-level-cache = <&l2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +090036 operating-points-v2 = <&cpu_opp>;
Masahiro Yamadaedbecf52015-08-28 22:33:15 +090037 };
38
39 cpu@2 {
40 device_type = "cpu";
41 compatible = "arm,cortex-a9";
42 reg = <2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +090043 clocks = <&sys_clk 32>;
Masahiro Yamada39a67ff2016-10-07 16:43:00 +090044 enable-method = "psci";
Masahiro Yamadab36f3052015-12-16 10:54:08 +090045 next-level-cache = <&l2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +090046 operating-points-v2 = <&cpu_opp>;
Masahiro Yamadaedbecf52015-08-28 22:33:15 +090047 };
48
49 cpu@3 {
50 device_type = "cpu";
51 compatible = "arm,cortex-a9";
52 reg = <3>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +090053 clocks = <&sys_clk 32>;
Masahiro Yamada39a67ff2016-10-07 16:43:00 +090054 enable-method = "psci";
Masahiro Yamadab36f3052015-12-16 10:54:08 +090055 next-level-cache = <&l2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +090056 operating-points-v2 = <&cpu_opp>;
Masahiro Yamadaedbecf52015-08-28 22:33:15 +090057 };
58 };
59
Masahiro Yamada6e485b22016-12-05 18:31:39 +090060 cpu_opp: opp_table {
61 compatible = "operating-points-v2";
62 opp-shared;
63
Masahiro Yamada552acbf2017-04-20 16:54:44 +090064 opp-100000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +090065 opp-hz = /bits/ 64 <100000000>;
66 clock-latency-ns = <300>;
67 };
Masahiro Yamada552acbf2017-04-20 16:54:44 +090068 opp-150000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +090069 opp-hz = /bits/ 64 <150000000>;
70 clock-latency-ns = <300>;
71 };
Masahiro Yamada552acbf2017-04-20 16:54:44 +090072 opp-200000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +090073 opp-hz = /bits/ 64 <200000000>;
74 clock-latency-ns = <300>;
75 };
Masahiro Yamada552acbf2017-04-20 16:54:44 +090076 opp-300000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +090077 opp-hz = /bits/ 64 <300000000>;
78 clock-latency-ns = <300>;
79 };
Masahiro Yamada552acbf2017-04-20 16:54:44 +090080 opp-400000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +090081 opp-hz = /bits/ 64 <400000000>;
82 clock-latency-ns = <300>;
83 };
Masahiro Yamada552acbf2017-04-20 16:54:44 +090084 opp-600000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +090085 opp-hz = /bits/ 64 <600000000>;
86 clock-latency-ns = <300>;
87 };
Masahiro Yamada552acbf2017-04-20 16:54:44 +090088 opp-800000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +090089 opp-hz = /bits/ 64 <800000000>;
90 clock-latency-ns = <300>;
91 };
Masahiro Yamada552acbf2017-04-20 16:54:44 +090092 opp-1200000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +090093 opp-hz = /bits/ 64 <1200000000>;
94 clock-latency-ns = <300>;
95 };
96 };
97
98 psci {
99 compatible = "arm,psci-0.2";
100 method = "smc";
101 };
102
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900103 clocks {
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900104 refclk: ref {
105 compatible = "fixed-clock";
106 #clock-cells = <0>;
107 clock-frequency = <25000000>;
108 };
109
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900110 arm_timer_clk: arm_timer_clk {
111 #clock-cells = <0>;
112 compatible = "fixed-clock";
113 clock-frequency = <50000000>;
114 };
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900115 };
116
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900117 soc {
118 compatible = "simple-bus";
119 #address-cells = <1>;
120 #size-cells = <1>;
121 ranges;
122 interrupt-parent = <&intc>;
Masahiro Yamadab36f3052015-12-16 10:54:08 +0900123
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900124 l2: l2-cache@500c0000 {
125 compatible = "socionext,uniphier-system-cache";
126 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>,
127 <0x506c0000 0x400>;
128 interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>;
129 cache-unified;
130 cache-size = <(1280 * 1024)>;
131 cache-sets = <512>;
132 cache-line-size = <128>;
133 cache-level = <2>;
134 };
Masahiro Yamada6835b452016-02-16 17:03:51 +0900135
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900136 serial0: serial@54006800 {
137 compatible = "socionext,uniphier-uart";
138 status = "disabled";
139 reg = <0x54006800 0x40>;
140 interrupts = <0 33 4>;
141 pinctrl-names = "default";
142 pinctrl-0 = <&pinctrl_uart0>;
143 clocks = <&peri_clk 0>;
144 clock-frequency = <88900000>;
145 };
Masahiro Yamada6835b452016-02-16 17:03:51 +0900146
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900147 serial1: serial@54006900 {
148 compatible = "socionext,uniphier-uart";
149 status = "disabled";
150 reg = <0x54006900 0x40>;
151 interrupts = <0 35 4>;
152 pinctrl-names = "default";
153 pinctrl-0 = <&pinctrl_uart1>;
154 clocks = <&peri_clk 1>;
155 clock-frequency = <88900000>;
156 };
Masahiro Yamada6835b452016-02-16 17:03:51 +0900157
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900158 serial2: serial@54006a00 {
159 compatible = "socionext,uniphier-uart";
160 status = "disabled";
161 reg = <0x54006a00 0x40>;
162 interrupts = <0 37 4>;
163 pinctrl-names = "default";
164 pinctrl-0 = <&pinctrl_uart2>;
165 clocks = <&peri_clk 2>;
166 clock-frequency = <88900000>;
167 };
Masahiro Yamada6835b452016-02-16 17:03:51 +0900168
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900169 serial3: serial@54006b00 {
170 compatible = "socionext,uniphier-uart";
171 status = "disabled";
172 reg = <0x54006b00 0x40>;
173 interrupts = <0 177 4>;
174 pinctrl-names = "default";
175 pinctrl-0 = <&pinctrl_uart3>;
176 clocks = <&peri_clk 3>;
177 clock-frequency = <88900000>;
178 };
Masahiro Yamada6835b452016-02-16 17:03:51 +0900179
Masahiro Yamada964edbf2017-10-13 19:21:52 +0900180 gpio: gpio@55000000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900181 compatible = "socionext,uniphier-gpio";
Masahiro Yamada964edbf2017-10-13 19:21:52 +0900182 reg = <0x55000000 0x200>;
183 interrupt-parent = <&aidet>;
184 interrupt-controller;
185 #interrupt-cells = <2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900186 gpio-controller;
187 #gpio-cells = <2>;
Masahiro Yamada964edbf2017-10-13 19:21:52 +0900188 gpio-ranges = <&pinctrl 0 0 0>,
189 <&pinctrl 96 0 0>;
190 gpio-ranges-group-names = "gpio_range0",
191 "gpio_range1";
192 ngpios = <232>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900193 };
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900194
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900195 i2c0: i2c@58780000 {
196 compatible = "socionext,uniphier-fi2c";
197 status = "disabled";
198 reg = <0x58780000 0x80>;
199 #address-cells = <1>;
200 #size-cells = <0>;
201 interrupts = <0 41 4>;
202 pinctrl-names = "default";
203 pinctrl-0 = <&pinctrl_i2c0>;
Masahiro Yamadabf3b7212017-03-13 00:16:41 +0900204 clocks = <&peri_clk 4>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900205 clock-frequency = <100000>;
206 };
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900207
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900208 i2c1: i2c@58781000 {
209 compatible = "socionext,uniphier-fi2c";
210 status = "disabled";
211 reg = <0x58781000 0x80>;
212 #address-cells = <1>;
213 #size-cells = <0>;
214 interrupts = <0 42 4>;
215 pinctrl-names = "default";
216 pinctrl-0 = <&pinctrl_i2c1>;
Masahiro Yamadabf3b7212017-03-13 00:16:41 +0900217 clocks = <&peri_clk 5>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900218 clock-frequency = <100000>;
219 };
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900220
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900221 i2c2: i2c@58782000 {
222 compatible = "socionext,uniphier-fi2c";
223 status = "disabled";
224 reg = <0x58782000 0x80>;
225 #address-cells = <1>;
226 #size-cells = <0>;
227 interrupts = <0 43 4>;
228 pinctrl-names = "default";
229 pinctrl-0 = <&pinctrl_i2c2>;
Masahiro Yamadabf3b7212017-03-13 00:16:41 +0900230 clocks = <&peri_clk 6>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900231 clock-frequency = <100000>;
232 };
Masahiro Yamada299307d2016-02-18 19:52:50 +0900233
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900234 i2c3: i2c@58783000 {
235 compatible = "socionext,uniphier-fi2c";
236 status = "disabled";
237 reg = <0x58783000 0x80>;
238 #address-cells = <1>;
239 #size-cells = <0>;
240 interrupts = <0 44 4>;
241 pinctrl-names = "default";
242 pinctrl-0 = <&pinctrl_i2c3>;
Masahiro Yamadabf3b7212017-03-13 00:16:41 +0900243 clocks = <&peri_clk 7>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900244 clock-frequency = <100000>;
245 };
Masahiro Yamada299307d2016-02-18 19:52:50 +0900246
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900247 /* chip-internal connection for DMD */
248 i2c4: i2c@58784000 {
249 compatible = "socionext,uniphier-fi2c";
250 reg = <0x58784000 0x80>;
251 #address-cells = <1>;
252 #size-cells = <0>;
253 interrupts = <0 45 4>;
Masahiro Yamadabf3b7212017-03-13 00:16:41 +0900254 clocks = <&peri_clk 8>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900255 clock-frequency = <400000>;
256 };
Masahiro Yamada2707e832016-06-29 19:39:02 +0900257
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900258 /* chip-internal connection for STM */
259 i2c5: i2c@58785000 {
260 compatible = "socionext,uniphier-fi2c";
261 reg = <0x58785000 0x80>;
262 #address-cells = <1>;
263 #size-cells = <0>;
264 interrupts = <0 25 4>;
Masahiro Yamadabf3b7212017-03-13 00:16:41 +0900265 clocks = <&peri_clk 9>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900266 clock-frequency = <400000>;
267 };
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900268
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900269 /* chip-internal connection for HDMI */
270 i2c6: i2c@58786000 {
271 compatible = "socionext,uniphier-fi2c";
272 reg = <0x58786000 0x80>;
273 #address-cells = <1>;
274 #size-cells = <0>;
275 interrupts = <0 26 4>;
Masahiro Yamadabf3b7212017-03-13 00:16:41 +0900276 clocks = <&peri_clk 10>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900277 clock-frequency = <400000>;
278 };
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900279
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900280 system_bus: system-bus@58c00000 {
281 compatible = "socionext,uniphier-system-bus";
282 status = "disabled";
283 reg = <0x58c00000 0x400>;
284 #address-cells = <2>;
285 #size-cells = <1>;
286 pinctrl-names = "default";
287 pinctrl-0 = <&pinctrl_system_bus>;
288 };
Masahiro Yamada224e2f72016-02-02 21:11:33 +0900289
Masahiro Yamada938ab162017-05-15 14:23:46 +0900290 smpctrl@59801000 {
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900291 compatible = "socionext,uniphier-smpctrl";
292 reg = <0x59801000 0x400>;
293 };
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900294
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900295 sdctrl@59810000 {
296 compatible = "socionext,uniphier-pxs2-sdctrl",
297 "simple-mfd", "syscon";
Masahiro Yamada1a420bd2017-08-29 12:20:52 +0900298 reg = <0x59810000 0x400>;
Masahiro Yamadaa4e54cc2015-11-04 21:56:07 +0900299
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900300 sd_clk: clock {
301 compatible = "socionext,uniphier-pxs2-sd-clock";
302 #clock-cells = <1>;
303 };
Masahiro Yamadaa4e54cc2015-11-04 21:56:07 +0900304
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900305 sd_rst: reset {
306 compatible = "socionext,uniphier-pxs2-sd-reset";
307 #reset-cells = <1>;
308 };
309 };
Masahiro Yamadaedbecf52015-08-28 22:33:15 +0900310
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900311 perictrl@59820000 {
312 compatible = "socionext,uniphier-pxs2-perictrl",
313 "simple-mfd", "syscon";
314 reg = <0x59820000 0x200>;
Masahiro Yamada02bf5b82016-09-22 07:42:23 +0900315
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900316 peri_clk: clock {
317 compatible = "socionext,uniphier-pxs2-peri-clock";
318 #clock-cells = <1>;
319 };
Masahiro Yamada02bf5b82016-09-22 07:42:23 +0900320
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900321 peri_rst: reset {
322 compatible = "socionext,uniphier-pxs2-peri-reset";
323 #reset-cells = <1>;
324 };
325 };
Masahiro Yamada1d5df7b2016-02-02 21:11:36 +0900326
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900327 emmc: sdhc@5a000000 {
328 compatible = "socionext,uniphier-sdhc";
329 status = "disabled";
330 reg = <0x5a000000 0x800>;
331 interrupts = <0 78 4>;
332 pinctrl-names = "default";
333 pinctrl-0 = <&pinctrl_emmc>;
334 clocks = <&sd_clk 1>;
335 reset-names = "host";
336 resets = <&sd_rst 1>;
337 bus-width = <8>;
338 non-removable;
339 cap-mmc-highspeed;
340 cap-mmc-hw-reset;
341 no-3-3-v;
342 };
Masahiro Yamada80951832016-02-02 21:11:35 +0900343
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900344 sd: sdhc@5a400000 {
345 compatible = "socionext,uniphier-sdhc";
346 status = "disabled";
347 reg = <0x5a400000 0x800>;
348 interrupts = <0 76 4>;
349 pinctrl-names = "default", "1.8v";
350 pinctrl-0 = <&pinctrl_sd>;
351 pinctrl-1 = <&pinctrl_sd_1v8>;
352 clocks = <&sd_clk 0>;
353 reset-names = "host";
354 resets = <&sd_rst 0>;
355 bus-width = <4>;
356 cap-sd-highspeed;
357 sd-uhs-sdr12;
358 sd-uhs-sdr25;
359 sd-uhs-sdr50;
360 };
Masahiro Yamadae84513b2016-02-02 21:11:34 +0900361
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900362 soc-glue@5f800000 {
363 compatible = "socionext,uniphier-pxs2-soc-glue",
364 "simple-mfd", "syscon";
365 reg = <0x5f800000 0x2000>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900366
367 pinctrl: pinctrl {
368 compatible = "socionext,uniphier-pxs2-pinctrl";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900369 };
370 };
Masahiro Yamada02bf5b82016-09-22 07:42:23 +0900371
Masahiro Yamada1a420bd2017-08-29 12:20:52 +0900372 aidet: aidet@5fc20000 {
373 compatible = "socionext,uniphier-pxs2-aidet";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900374 reg = <0x5fc20000 0x200>;
Masahiro Yamada1a420bd2017-08-29 12:20:52 +0900375 interrupt-controller;
376 #interrupt-cells = <2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900377 };
378
379 timer@60000200 {
380 compatible = "arm,cortex-a9-global-timer";
381 reg = <0x60000200 0x20>;
382 interrupts = <1 11 0xf04>;
383 clocks = <&arm_timer_clk>;
384 };
385
386 timer@60000600 {
387 compatible = "arm,cortex-a9-twd-timer";
388 reg = <0x60000600 0x20>;
389 interrupts = <1 13 0xf04>;
390 clocks = <&arm_timer_clk>;
391 };
392
393 intc: interrupt-controller@60001000 {
394 compatible = "arm,cortex-a9-gic";
395 reg = <0x60001000 0x1000>,
396 <0x60000100 0x100>;
397 #interrupt-cells = <3>;
398 interrupt-controller;
399 };
400
401 sysctrl@61840000 {
402 compatible = "socionext,uniphier-pxs2-sysctrl",
403 "simple-mfd", "syscon";
Masahiro Yamadabf3b7212017-03-13 00:16:41 +0900404 reg = <0x61840000 0x10000>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900405
406 sys_clk: clock {
407 compatible = "socionext,uniphier-pxs2-clock";
408 #clock-cells = <1>;
409 };
410
411 sys_rst: reset {
412 compatible = "socionext,uniphier-pxs2-reset";
413 #reset-cells = <1>;
414 };
415 };
416
417 usb0: usb@65b00000 {
418 compatible = "socionext,uniphier-pxs2-dwc3";
419 status = "disabled";
420 reg = <0x65b00000 0x1000>;
421 #address-cells = <1>;
422 #size-cells = <1>;
423 ranges;
424 pinctrl-names = "default";
425 pinctrl-0 = <&pinctrl_usb0>, <&pinctrl_usb2>;
426 dwc3@65a00000 {
427 compatible = "snps,dwc3";
428 reg = <0x65a00000 0x10000>;
429 interrupts = <0 134 4>;
Masahiro Yamadad2c8abd2017-08-13 09:01:17 +0900430 dr_mode = "host";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900431 tx-fifo-resize;
432 };
433 };
434
435 usb1: usb@65d00000 {
436 compatible = "socionext,uniphier-pxs2-dwc3";
437 status = "disabled";
438 reg = <0x65d00000 0x1000>;
439 #address-cells = <1>;
440 #size-cells = <1>;
441 ranges;
442 pinctrl-names = "default";
443 pinctrl-0 = <&pinctrl_usb1>, <&pinctrl_usb3>;
444 dwc3@65c00000 {
445 compatible = "snps,dwc3";
446 reg = <0x65c00000 0x10000>;
447 interrupts = <0 137 4>;
Masahiro Yamadad2c8abd2017-08-13 09:01:17 +0900448 dr_mode = "host";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900449 tx-fifo-resize;
450 };
451 };
452
453 nand: nand@68000000 {
Masahiro Yamada552acbf2017-04-20 16:54:44 +0900454 compatible = "socionext,uniphier-denali-nand-v5b";
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900455 status = "disabled";
456 reg-names = "nand_data", "denali_reg";
457 reg = <0x68000000 0x20>, <0x68100000 0x1000>;
458 interrupts = <0 65 4>;
459 pinctrl-names = "default";
Masahiro Yamada1a420bd2017-08-29 12:20:52 +0900460 pinctrl-0 = <&pinctrl_nand2cs>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900461 clocks = <&sys_clk 2>;
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900462 };
463 };
Masahiro Yamadae84513b2016-02-02 21:11:34 +0900464};
Masahiro Yamada6e485b22016-12-05 18:31:39 +0900465
Masahiro Yamada1a420bd2017-08-29 12:20:52 +0900466#include "uniphier-pinctrl.dtsi"