blob: 53703827ee3fe58ead1dbe70536d7293ad842d0c [file] [log] [blame]
Tom Rini53633a82024-02-29 12:33:36 -05001// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright 2022 Broadcom Ltd.
4 */
5
6#include <dt-bindings/interrupt-controller/arm-gic.h>
7#include <dt-bindings/interrupt-controller/irq.h>
8
9/ {
10 compatible = "brcm,bcm63148", "brcm,bcmbca";
11 #address-cells = <1>;
12 #size-cells = <1>;
13
14 interrupt-parent = <&gic>;
15
16 cpus {
17 #address-cells = <1>;
18 #size-cells = <0>;
19
20 B15_0: cpu@0 {
21 device_type = "cpu";
22 compatible = "brcm,brahma-b15";
23 reg = <0x0>;
24 next-level-cache = <&L2_0>;
25 enable-method = "psci";
26 };
27
28 B15_1: cpu@1 {
29 device_type = "cpu";
30 compatible = "brcm,brahma-b15";
31 reg = <0x1>;
32 next-level-cache = <&L2_0>;
33 enable-method = "psci";
34 };
35
36 L2_0: l2-cache0 {
37 compatible = "cache";
38 cache-level = <2>;
39 cache-unified;
40 };
41 };
42
43 timer {
44 compatible = "arm,armv7-timer";
45 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
46 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
47 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
48 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
49 };
50
51 pmu: pmu {
52 compatible = "arm,cortex-a15-pmu";
53 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
54 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
55 interrupt-affinity = <&B15_0>, <&B15_1>;
56 };
57
58 clocks: clocks {
59 periph_clk: periph-clk {
60 compatible = "fixed-clock";
61 #clock-cells = <0>;
62 clock-frequency = <50000000>;
63 };
64
65 hsspi_pll: hsspi-pll {
66 compatible = "fixed-clock";
67 #clock-cells = <0>;
68 clock-frequency = <400000000>;
69 };
70 };
71
72 psci {
73 compatible = "arm,psci-0.2";
74 method = "smc";
75 };
76
77 axi@80030000 {
78 compatible = "simple-bus";
79 #address-cells = <1>;
80 #size-cells = <1>;
81 ranges = <0 0x80030000 0x8000>;
82
83 gic: interrupt-controller@1000 {
84 compatible = "arm,cortex-a15-gic";
85 #interrupt-cells = <3>;
86 interrupt-controller;
87 reg = <0x1000 0x1000>,
88 <0x2000 0x2000>,
89 <0x4000 0x2000>,
90 <0x6000 0x2000>;
91 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) |
92 IRQ_TYPE_LEVEL_HIGH)>;
93 };
94 };
95
96 bus@ff800000 {
97 compatible = "simple-bus";
98 #address-cells = <1>;
99 #size-cells = <1>;
100 ranges = <0 0xfffe8000 0x8000>;
101
102 uart0: serial@600 {
103 compatible = "brcm,bcm6345-uart";
104 reg = <0x600 0x20>;
105 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
106 clocks = <&periph_clk>;
107 clock-names = "refclk";
108 status = "disabled";
109 };
110
111 hsspi: spi@1000 {
112 #address-cells = <1>;
113 #size-cells = <0>;
114 compatible = "brcm,bcm63148-hsspi", "brcm,bcmbca-hsspi-v1.0";
115 reg = <0x1000 0x600>;
116 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
117 clocks = <&hsspi_pll &hsspi_pll>;
118 clock-names = "hsspi", "pll";
119 num-cs = <8>;
120 status = "disabled";
121 };
Tom Rini6bb92fc2024-05-20 09:54:58 -0600122
123 nand_controller: nand-controller@2000 {
124 #address-cells = <1>;
125 #size-cells = <0>;
126 compatible = "brcm,nand-bcm63138", "brcm,brcmnand-v7.1", "brcm,brcmnand";
127 reg = <0x2000 0x600>, <0xf0 0x10>;
128 reg-names = "nand", "nand-int-base";
129 status = "disabled";
130
131 nandcs: nand@0 {
132 compatible = "brcm,nandcs";
133 reg = <0>;
134 };
135 };
Tom Rini53633a82024-02-29 12:33:36 -0500136 };
137};