blob: 026e9df6d79b0f50fd6e3b74d7cd1e000568a2ba [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00002/*
3 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00004 */
5
6/*
7 * BSC9131 RDB board configuration file
8 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000013#define CONFIG_NAND_FSL_IFC
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000014
15#ifdef CONFIG_SPIFLASH
16#define CONFIG_RAMBOOT_SPIFLASH
17#define CONFIG_SYS_RAMBOOT
18#define CONFIG_SYS_EXTRA_ENV_RELOC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053019#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000020#endif
21
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053022#ifdef CONFIG_NAND
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053023#define CONFIG_SPL_INIT_MINIMAL
Prabhakar Kushwahaafffcb02013-12-11 12:42:11 +053024#define CONFIG_SPL_NAND_BOOT
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053025#define CONFIG_SPL_FLUSH_IMAGE
26#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
27
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053028#define CONFIG_SPL_TEXT_BASE 0xFFFFE000
29#define CONFIG_SPL_MAX_SIZE 8192
30#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
31#define CONFIG_SPL_RELOC_STACK 0x00100000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053032#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053033#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
34#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
35#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
36#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000037#endif
38
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053039#ifdef CONFIG_SPL_BUILD
40#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
41#else
42#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
43#endif
44
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000045/* High Level Configuration Options */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000046
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000047#define CONFIG_ENV_OVERWRITE
48
49#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */
Priyanka Jainf9146bd2013-04-01 12:12:45 +053050#if defined(CONFIG_SYS_CLK_100)
51#define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */
52#else
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000053#define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */
Priyanka Jainf9146bd2013-04-01 12:12:45 +053054#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000055
56#define CONFIG_HWCONFIG
57/*
58 * These can be toggled for performance analysis, otherwise use default.
59 */
60#define CONFIG_L2_CACHE /* toggle L2 cache */
61#define CONFIG_BTB /* enable branch predition */
62
63#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
64#define CONFIG_SYS_MEMTEST_END 0x01ffffff
65
66/* DDR Setup */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000067#undef CONFIG_SYS_DDR_RAW_TIMING
68#undef CONFIG_DDR_SPD
69#define CONFIG_SYS_SPD_BUS_NUM 0
70#define SPD_EEPROM_ADDRESS 0x52 /* I2C access */
71
72#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
73
74#ifndef __ASSEMBLY__
75extern unsigned long get_sdram_size(void);
76#endif
77#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
78#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
79#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
80
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000081#define CONFIG_DIMM_SLOTS_PER_CTLR 1
82#define CONFIG_CHIP_SELECTS_PER_CTRL 1
83
84#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
85#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
86#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
87
88#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
89#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
90#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
91#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
92
93#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
94#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
95#define CONFIG_SYS_DDR_RCW_1 0x00000000
96#define CONFIG_SYS_DDR_RCW_2 0x00000000
97#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
98#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
99#define CONFIG_SYS_DDR_TIMING_4 0x00000001
100#define CONFIG_SYS_DDR_TIMING_5 0x02401400
101
102#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
103#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
104#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
105#define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf
106#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
107#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
108#define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
109#define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100
110#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
111
112/*
113 * Base addresses -- Note these are effective addresses where the
114 * actual resources get mapped (not physical addresses)
115 */
116/* relocated CCSRBAR */
117#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
118#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
119
120#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
121 /* CONFIG_SYS_IMMR */
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530122/* DSP CCSRBAR */
123#define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
124#define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000125
126/*
127 * Memory map
128 *
129 * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable
130 * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530131 * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000132 * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M
133 * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K
134 * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K
135 * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530136 * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000137 * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M
138 * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M
139 *
140 */
141
142/*
143 * IFC Definitions
144 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000145
146/* NAND Flash on IFC */
147#define CONFIG_SYS_NAND_BASE 0xff800000
148#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
149
150#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
151 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \
152 | CSPR_MSEL_NAND /* MSEL = NAND */ \
153 | CSPR_V)
154#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
155
156#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
157 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
158 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
159 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
160 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
161 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
162 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
163
164/* NAND Flash Timing Params */
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530165#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
166 | FTIM0_NAND_TWP(0x05) \
167 | FTIM0_NAND_TWCHT(0x02) \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000168 | FTIM0_NAND_TWH(0x04))
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530169#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \
170 | FTIM1_NAND_TWBE(0x1E) \
171 | FTIM1_NAND_TRR(0x07) \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000172 | FTIM1_NAND_TRP(0x05))
173#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
174 | FTIM2_NAND_TREH(0x04) \
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530175 | FTIM2_NAND_TWHRE(0x11))
176#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000177
178#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
179#define CONFIG_SYS_MAX_NAND_DEVICE 1
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000180#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
181
182#define CONFIG_SYS_NAND_DDR_LAW 11
183
184/* Set up IFC registers for boot location NAND */
185#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
186#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
187#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
188#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
189#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
190#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
191#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
192
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000193#define CONFIG_SYS_INIT_RAM_LOCK
194#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sun515fbb42016-04-06 13:22:10 -0700195#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000196
York Sun515fbb42016-04-06 13:22:10 -0700197#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000198 - GENERATED_GBL_DATA_SIZE)
199#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
200
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530201#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000202#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
203
204/* Serial Port */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000205#undef CONFIG_SERIAL_SOFTWARE_FIFO
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000206#define CONFIG_SYS_NS16550_SERIAL
207#define CONFIG_SYS_NS16550_REG_SIZE 1
208#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530209#ifdef CONFIG_SPL_BUILD
210#define CONFIG_NS16550_MIN_FUNCTIONS
211#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000212
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000213#define CONFIG_SYS_BAUDRATE_TABLE \
214 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
215
216#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
217
Heiko Schocherf2850742012-10-24 13:48:22 +0200218#define CONFIG_SYS_I2C
219#define CONFIG_SYS_I2C_FSL
220#define CONFIG_SYS_FSL_I2C_SPEED 400000
221#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
222#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000223
224/* I2C EEPROM */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000225#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
226#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
227#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
228
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000229/* eSPI - Enhanced SPI */
230#ifdef CONFIG_FSL_ESPI
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000231#define CONFIG_SF_DEFAULT_SPEED 10000000
232#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
233#endif
234
235#if defined(CONFIG_TSEC_ENET)
236
237#define CONFIG_MII /* MII PHY management */
238#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
239#define CONFIG_TSEC1 1
240#define CONFIG_TSEC1_NAME "eTSEC1"
241#define CONFIG_TSEC2 1
242#define CONFIG_TSEC2_NAME "eTSEC2"
243
244#define TSEC1_PHY_ADDR 0
245#define TSEC2_PHY_ADDR 3
246
247#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
248#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
249
250#define TSEC1_PHYIDX 0
251
252#define TSEC2_PHYIDX 0
253
254#define CONFIG_ETHPRIME "eTSEC1"
255
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000256#endif /* CONFIG_TSEC_ENET */
257
258/*
259 * Environment
260 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000261#if defined(CONFIG_RAMBOOT_SPIFLASH)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000262#define CONFIG_ENV_SPI_BUS 0
263#define CONFIG_ENV_SPI_CS 0
264#define CONFIG_ENV_SPI_MAX_HZ 10000000
265#define CONFIG_ENV_SPI_MODE 0
266#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
267#define CONFIG_ENV_SECT_SIZE 0x10000
268#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530269#elif defined(CONFIG_NAND)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530270#define CONFIG_SYS_EXTRA_ENV_RELOC
271#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530272#define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530273#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
274#elif defined(CONFIG_SYS_RAMBOOT)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000275#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530276#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000277#endif
278
279#define CONFIG_LOADS_ECHO /* echo on for serial download */
280#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
281
282/*
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000283 * Miscellaneous configurable options
284 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000285#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000286
287#if defined(CONFIG_CMD_KGDB)
288#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
289#else
290#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
291#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000292#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000293
294/*
295 * For booting Linux, the board info and command line data
296 * have to be in the first 64 MB of memory, since this is
297 * the maximum mapped by the Linux kernel during initialization.
298 */
299#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
300#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
301
302#if defined(CONFIG_CMD_KGDB)
303#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000304#endif
305
Tom Riniceed5d22017-05-12 22:33:27 -0400306#ifdef CONFIG_USB_EHCI_HCD
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000307#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
308#define CONFIG_USB_EHCI_FSL
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000309#define CONFIG_HAS_FSL_DR_USB
310#endif
311
312/*
Ashish Kumarc4570202014-10-07 18:02:23 +0530313 * Dynamic MTD Partition support with mtdparts
314 */
315#define CONFIG_MTD_DEVICE
316#define CONFIG_MTD_PARTITIONS
Ashish Kumarc4570202014-10-07 18:02:23 +0530317
318/*
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000319 * Environment Configuration
320 */
321
322#if defined(CONFIG_TSEC_ENET)
323#define CONFIG_HAS_ETH0
324#endif
325
Mario Six790d8442018-03-28 14:38:20 +0200326#define CONFIG_HOSTNAME "BSC9131rdb"
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000327#define CONFIG_ROOTPATH "/opt/nfsroot"
328#define CONFIG_BOOTFILE "uImage"
329#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
330
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000331#define CONFIG_EXTRA_ENV_SETTINGS \
332 "netdev=eth0\0" \
333 "uboot=" CONFIG_UBOOTPATH "\0" \
334 "loadaddr=1000000\0" \
335 "bootfile=uImage\0" \
336 "consoledev=ttyS0\0" \
337 "ramdiskaddr=2000000\0" \
338 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500339 "fdtaddr=1e00000\0" \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000340 "fdtfile=bsc9131rdb.dtb\0" \
341 "bdev=sda1\0" \
342 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
Priyanka Jain20732df2013-04-04 14:40:32 +0530343 "bootm_size=0x37000000\0" \
344 "othbootargs=ramdisk_size=600000 " \
345 "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000346 "usbext2boot=setenv bootargs root=/dev/ram rw " \
347 "console=$consoledev,$baudrate $othbootargs; " \
348 "usb start;" \
349 "ext2load usb 0:4 $loadaddr $bootfile;" \
350 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
351 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
352 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
353
354#define CONFIG_RAMBOOTCOMMAND \
355 "setenv bootargs root=/dev/ram rw " \
356 "console=$consoledev,$baudrate $othbootargs; " \
357 "tftp $ramdiskaddr $ramdiskfile;" \
358 "tftp $loadaddr $bootfile;" \
359 "tftp $fdtaddr $fdtfile;" \
360 "bootm $loadaddr $ramdiskaddr $fdtaddr"
361
362#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
363
364#endif /* __CONFIG_H */