blob: 5b93ccbda11fc19ebf0f3fd6838115669fb0d75f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Joe Hamman1bab0b02007-08-09 15:11:03 -05002/*
3 * Copyright 2007 Wind River Systems <www.windriver.com>
4 * Copyright 2007 Embedded Specialties, Inc.
5 * Joe Hamman <joe.hamman@embeddedspecialties.com>
6 *
7 * Copyright 2006 Freescale Semiconductor.
8 *
9 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Joe Hamman1bab0b02007-08-09 15:11:03 -050010 */
11
12/*
13 * SBC8641D board configuration file
14 *
15 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050016 * search for CONFIG_SERVERIP, etc in this file.
Joe Hamman1bab0b02007-08-09 15:11:03 -050017 */
18
19#ifndef __CONFIG_H
20#define __CONFIG_H
21
22/* High Level Configuration Options */
Joe Hamman1bab0b02007-08-09 15:11:03 -050023#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
24
25#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026#define CONFIG_SYS_DIAG_ADDR 0xff800000
Joe Hamman1bab0b02007-08-09 15:11:03 -050027#endif
28
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020029#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
Joe Hamman1bab0b02007-08-09 15:11:03 -050030
Becky Bruced1cb6cb2008-11-03 15:44:01 -060031/*
32 * virtual address to be used for temporary mappings. There
33 * should be 128k free at this VA.
34 */
35#define CONFIG_SYS_SCRATCH_VA 0xe8000000
36
Kumar Galaf82666b2011-01-04 17:48:51 -060037#define CONFIG_SYS_SRIO
38#define CONFIG_SRIO1 /* SRIO port 1 */
39
Robert P. J. Daya8099812016-05-03 19:52:49 -040040#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
41#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
Joe Hamman18f2f032007-08-11 06:54:58 -050042#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000043#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Joe Hamman1bab0b02007-08-09 15:11:03 -050044
Joe Hamman1bab0b02007-08-09 15:11:03 -050045#define CONFIG_ENV_OVERWRITE
46
Peter Tyser86dee4a2010-10-07 22:32:48 -050047#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce59ddf412008-08-04 14:01:16 -050048
Joe Hamman1bab0b02007-08-09 15:11:03 -050049#undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/
Wolfgang Denka1be4762008-05-20 16:00:29 +020050#undef CONFIG_DDR_ECC /* only for ECC DDR module */
Joe Hamman1bab0b02007-08-09 15:11:03 -050051#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
52#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
Joe Hamman1bab0b02007-08-09 15:11:03 -050053#define CACHE_LINE_INTERLEAVING 0x20000000
54#define PAGE_INTERLEAVING 0x21000000
55#define BANK_INTERLEAVING 0x22000000
56#define SUPER_BANK_INTERLEAVING 0x23000000
57
Joe Hamman1bab0b02007-08-09 15:11:03 -050058#define CONFIG_ALTIVEC 1
59
60/*
61 * L2CR setup -- make sure this is right for your board!
62 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_L2
Joe Hamman1bab0b02007-08-09 15:11:03 -050064#define L2_INIT 0
65#define L2_ENABLE (L2CR_L2E)
66
67#ifndef CONFIG_SYS_CLK_FREQ
68#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
69#endif
70
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Joe Hamman1bab0b02007-08-09 15:11:03 -050072
73/*
74 * Base addresses -- Note these are effective addresses where the
75 * actual resources get mapped (not physical addresses)
76 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
78#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Joe Hamman1bab0b02007-08-09 15:11:03 -050079
Jon Loeligerab6960f2008-11-20 14:02:56 -060080#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
81#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaa37b9ce2009-08-05 07:59:35 -050082#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerab6960f2008-11-20 14:02:56 -060083
Joe Hamman1bab0b02007-08-09 15:11:03 -050084/*
85 * DDR Setup
86 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
88#define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */
89#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
90#define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2
Becky Bruced1cb6cb2008-11-03 15:44:01 -060091#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Joe Hamman1bab0b02007-08-09 15:11:03 -050092#define CONFIG_VERY_BIG_RAM
93
Kumar Galaa7adfe32008-08-26 15:01:37 -050094#define CONFIG_DIMM_SLOTS_PER_CTLR 2
95#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
96
Joe Hamman1bab0b02007-08-09 15:11:03 -050097#if defined(CONFIG_SPD_EEPROM)
98 /*
99 * Determine DDR configuration from I2C interface.
100 */
101 #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
102 #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
103 #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
104 #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
105
106#else
107 /*
108 * Manually set up DDR1 & DDR2 parameters
109 */
110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111 #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
114 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
115 #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000
116 #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000
117 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
118 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
119 #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000
120 #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000
121 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
122 #define CONFIG_SYS_DDR_TIMING_0 0x00220802
123 #define CONFIG_SYS_DDR_TIMING_1 0x38377322
124 #define CONFIG_SYS_DDR_TIMING_2 0x002040c7
125 #define CONFIG_SYS_DDR_CFG_1A 0x43008008
126 #define CONFIG_SYS_DDR_CFG_2 0x24401000
127 #define CONFIG_SYS_DDR_MODE_1 0x23c00542
128 #define CONFIG_SYS_DDR_MODE_2 0x00000000
129 #define CONFIG_SYS_DDR_MODE_CTL 0x00000000
130 #define CONFIG_SYS_DDR_INTERVAL 0x05080100
131 #define CONFIG_SYS_DDR_DATA_INIT 0x00000000
132 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
133 #define CONFIG_SYS_DDR_CFG_1B 0xC3008008
Joe Hamman1bab0b02007-08-09 15:11:03 -0500134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135 #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F
136 #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000
137 #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000
138 #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000
139 #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102
140 #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000
141 #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000
142 #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000
143 #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000
144 #define CONFIG_SYS_DDR2_TIMING_0 0x00220802
145 #define CONFIG_SYS_DDR2_TIMING_1 0x38377322
146 #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7
147 #define CONFIG_SYS_DDR2_CFG_1A 0x43008008
148 #define CONFIG_SYS_DDR2_CFG_2 0x24401000
149 #define CONFIG_SYS_DDR2_MODE_1 0x23c00542
150 #define CONFIG_SYS_DDR2_MODE_2 0x00000000
151 #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000
152 #define CONFIG_SYS_DDR2_INTERVAL 0x05080100
153 #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000
154 #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000
155 #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008
Joe Hamman1bab0b02007-08-09 15:11:03 -0500156
Joe Hamman1bab0b02007-08-09 15:11:03 -0500157#endif
158
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200159/* #define CONFIG_ID_EEPROM 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500160#define ID_EEPROM_ADDR 0x57 */
161
162/*
163 * The SBC8641D contains 16MB flash space at ff000000.
164 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500166
167/* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */
169#define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500170
171/* 64KB EEPROM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */
173#define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500174
175/* EPLD - User switches, board id, LEDs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */
177#define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500178
179/* Local bus SDRAM 128MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */
181#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */
182#define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */
183#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500184
185/* Disk on Chip (DOC) 128MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */
187#define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500188
189/* LCD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */
191#define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500192
193/* Control logic & misc peripherals */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */
195#define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500196
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
198#define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#undef CONFIG_SYS_FLASH_CHECKSUM
201#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
202#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200203#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600204#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_WRITE_SWAPPED_DATA
207#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hamman1bab0b02007-08-09 15:11:03 -0500208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_INIT_RAM_LOCK 1
210#ifndef CONFIG_SYS_INIT_RAM_LOCK
211#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500212#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500214#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200215#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500216
Wolfgang Denk0191e472010-10-26 14:34:52 +0200217#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hamman1bab0b02007-08-09 15:11:03 -0500219
Paul Gortmaker7095ab32015-10-17 16:40:31 -0400220#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Paul Gortmakerefdcea52015-10-17 16:40:27 -0400221#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500222
223/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_NS16550_SERIAL
225#define CONFIG_SYS_NS16550_REG_SIZE 1
226#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500229 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
232#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500233
Joe Hamman1bab0b02007-08-09 15:11:03 -0500234/*
Joe Hamman1bab0b02007-08-09 15:11:03 -0500235 * I2C
236 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200237#define CONFIG_SYS_I2C
238#define CONFIG_SYS_I2C_FSL
239#define CONFIG_SYS_FSL_I2C_SPEED 400000
240#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
241#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
242#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Joe Hamman1bab0b02007-08-09 15:11:03 -0500243
244/*
245 * RapidIO MMU
246 */
Kumar Galaf82666b2011-01-04 17:48:51 -0600247#define CONFIG_SYS_SRIO1_MEM_BASE 0xc0000000 /* base address */
248#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE
249#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500250
251/*
252 * General PCI
253 * Addresses are mapped 1-1.
254 */
Kumar Galae78f6652010-07-09 00:02:34 -0500255#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
256#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
257#define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS
258#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
259#define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000
260#define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS
261#define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS
262#define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500263
Kumar Galae78f6652010-07-09 00:02:34 -0500264#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
265#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
266#define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS
267#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
268#define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000
269#define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS
270#define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS
271#define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500272
273#if defined(CONFIG_PCI)
274
275#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
276
Joe Hamman1bab0b02007-08-09 15:11:03 -0500277#undef CONFIG_TULIP
278
279#if !defined(CONFIG_PCI_PNP)
280 #define PCI_ENET0_IOADDR 0xe0000000
281 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200282 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500283#endif
284
285#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
286
Joe Hamman1bab0b02007-08-09 15:11:03 -0500287#ifdef CONFIG_SCSI_AHCI
288#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
290#define CONFIG_SYS_SCSI_MAX_LUN 1
291#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500292#endif
293
294#endif /* CONFIG_PCI */
295
296#if defined(CONFIG_TSEC_ENET)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500297#define CONFIG_TSEC1 1
298#define CONFIG_TSEC1_NAME "eTSEC1"
299#define CONFIG_TSEC2 1
300#define CONFIG_TSEC2_NAME "eTSEC2"
301#define CONFIG_TSEC3 1
302#define CONFIG_TSEC3_NAME "eTSEC3"
303#define CONFIG_TSEC4 1
304#define CONFIG_TSEC4_NAME "eTSEC4"
305
306#define TSEC1_PHY_ADDR 0x1F
307#define TSEC2_PHY_ADDR 0x00
308#define TSEC3_PHY_ADDR 0x01
309#define TSEC4_PHY_ADDR 0x02
310#define TSEC1_PHYIDX 0
311#define TSEC2_PHYIDX 0
312#define TSEC3_PHYIDX 0
313#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500314#define TSEC1_FLAGS TSEC_GIGABIT
315#define TSEC2_FLAGS TSEC_GIGABIT
316#define TSEC3_FLAGS TSEC_GIGABIT
317#define TSEC4_FLAGS TSEC_GIGABIT
Joe Hamman1bab0b02007-08-09 15:11:03 -0500318
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500320
321#define CONFIG_ETHPRIME "eTSEC1"
322
323#endif /* CONFIG_TSEC_ENET */
324
325/*
326 * BAT0 2G Cacheable, non-guarded
327 * 0x0000_0000 2G DDR
328 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
330#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
331#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
332#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500333
334/*
335 * BAT1 1G Cache-inhibited, guarded
336 * 0x8000_0000 512M PCI-Express 1 Memory
337 * 0xa000_0000 512M PCI-Express 2 Memory
338 * Changed it for operating from 0xd0000000
339 */
Kumar Galae78f6652010-07-09 00:02:34 -0500340#define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500341 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500342#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP)
343#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500345
346/*
347 * BAT2 512M Cache-inhibited, guarded
348 * 0xc000_0000 512M RapidIO Memory
349 */
Kumar Galaf82666b2011-01-04 17:48:51 -0600350#define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500351 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galaf82666b2011-01-04 17:48:51 -0600352#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
353#define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500355
356/*
357 * BAT3 4M Cache-inhibited, guarded
358 * 0xf800_0000 4M CCSR
359 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500361 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
363#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
364#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500365
Jon Loeligerab6960f2008-11-20 14:02:56 -0600366#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
367#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
368 | BATL_PP_RW | BATL_CACHEINHIBIT \
369 | BATL_GUARDEDSTORAGE)
370#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
371 | BATU_BL_1M | BATU_VS | BATU_VP)
372#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
373 | BATL_PP_RW | BATL_CACHEINHIBIT)
374#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
375#endif
376
Joe Hamman1bab0b02007-08-09 15:11:03 -0500377/*
378 * BAT4 32M Cache-inhibited, guarded
379 * 0xe200_0000 16M PCI-Express 1 I/O
380 * 0xe300_0000 16M PCI-Express 2 I/0
381 * Note that this is at 0xe0000000
382 */
Kumar Galae78f6652010-07-09 00:02:34 -0500383#define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500384 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500385#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP)
386#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500388
389/*
390 * BAT5 128K Cacheable, non-guarded
391 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
392 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
394#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
395#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
396#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500397
398/*
399 * BAT6 32M Cache-inhibited, guarded
400 * 0xfe00_0000 32M FLASH
401 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402#define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500403 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
405#define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
406#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500407
Becky Bruce2a978672008-11-05 14:55:35 -0600408/* Map the last 1M of flash where we're running from reset */
409#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
410 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200411#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600412#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
413 | BATL_MEMCOHERENCE)
414#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
415
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416#define CONFIG_SYS_DBAT7L 0x00000000
417#define CONFIG_SYS_DBAT7U 0x00000000
418#define CONFIG_SYS_IBAT7L 0x00000000
419#define CONFIG_SYS_IBAT7U 0x00000000
Joe Hamman1bab0b02007-08-09 15:11:03 -0500420
421/*
422 * Environment
423 */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500424
425#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200426#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500427
Joe Hamman1bab0b02007-08-09 15:11:03 -0500428#undef CONFIG_WATCHDOG /* watchdog disabled */
429
430/*
431 * Miscellaneous configurable options
432 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500434
Joe Hamman1bab0b02007-08-09 15:11:03 -0500435/*
436 * For booting Linux, the board info and command line data
437 * have to be in the first 8 MB of memory, since this is
438 * the maximum mapped by the Linux kernel during initialization.
439 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200440#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hamman1bab0b02007-08-09 15:11:03 -0500441
442/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_DCACHE_SIZE 32768
444#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger5615ef22007-08-15 11:55:35 -0500445#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
Joe Hamman1bab0b02007-08-09 15:11:03 -0500447#endif
448
Jon Loeliger5615ef22007-08-15 11:55:35 -0500449#if defined(CONFIG_CMD_KGDB)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500450#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500451#endif
452
453/*
454 * Environment Configuration
455 */
456
Andy Fleming458c3892007-08-16 16:35:02 -0500457#define CONFIG_HAS_ETH0 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500458#define CONFIG_HAS_ETH1 1
459#define CONFIG_HAS_ETH2 1
460#define CONFIG_HAS_ETH3 1
461
462#define CONFIG_IPADDR 192.168.0.50
463
Mario Six790d8442018-03-28 14:38:20 +0200464#define CONFIG_HOSTNAME "sbc8641d"
Joe Hershberger257ff782011-10-13 13:03:47 +0000465#define CONFIG_ROOTPATH "/opt/eldk/ppc_74xx"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000466#define CONFIG_BOOTFILE "uImage"
Joe Hamman1bab0b02007-08-09 15:11:03 -0500467
468#define CONFIG_SERVERIP 192.168.0.2
469#define CONFIG_GATEWAYIP 192.168.0.1
470#define CONFIG_NETMASK 255.255.255.0
471
472/* default location for tftp and bootm */
473#define CONFIG_LOADADDR 1000000
474
Joe Hamman1bab0b02007-08-09 15:11:03 -0500475#define CONFIG_EXTRA_ENV_SETTINGS \
476 "netdev=eth0\0" \
477 "consoledev=ttyS0\0" \
478 "ramdiskaddr=2000000\0" \
479 "ramdiskfile=uRamdisk\0" \
480 "dtbaddr=400000\0" \
481 "dtbfile=sbc8641d.dtb\0" \
482 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
483 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
484 "maxcpus=1"
485
486#define CONFIG_NFSBOOTCOMMAND \
487 "setenv bootargs root=/dev/nfs rw " \
488 "nfsroot=$serverip:$rootpath " \
489 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
490 "console=$consoledev,$baudrate $othbootargs;" \
491 "tftp $loadaddr $bootfile;" \
492 "tftp $dtbaddr $dtbfile;" \
493 "bootm $loadaddr - $dtbaddr"
494
495#define CONFIG_RAMBOOTCOMMAND \
496 "setenv bootargs root=/dev/ram rw " \
497 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
498 "console=$consoledev,$baudrate $othbootargs;" \
499 "tftp $ramdiskaddr $ramdiskfile;" \
500 "tftp $loadaddr $bootfile;" \
501 "tftp $dtbaddr $dtbfile;" \
502 "bootm $loadaddr $ramdiskaddr $dtbaddr"
503
504#define CONFIG_FLASHBOOTCOMMAND \
505 "setenv bootargs root=/dev/ram rw " \
506 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
507 "console=$consoledev,$baudrate $othbootargs;" \
508 "bootm ffd00000 ffb00000 ffa00000"
509
510#define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND
511
512#endif /* __CONFIG_H */