blob: 8a66d3e50aad12dd3e226e2a84973960babe5099 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek04b7e622015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek04b7e622015-01-15 10:01:51 +01005 */
6
7#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -06008#include <env.h>
Michal Simekd54b1af2015-09-30 17:26:55 +02009#include <sata.h>
Michal Simekb216cc12015-07-23 13:27:40 +020010#include <ahci.h>
11#include <scsi.h>
Michal Simekecfb6dc2016-04-22 14:28:54 +020012#include <malloc.h>
Michal Simekbf0f9ca2018-04-19 15:43:38 +020013#include <wdt.h>
Michal Simekc23d3f82015-11-05 08:34:35 +010014#include <asm/arch/clk.h>
Michal Simek04b7e622015-01-15 10:01:51 +010015#include <asm/arch/hardware.h>
16#include <asm/arch/sys_proto.h>
Michal Simekf2f08642018-01-10 09:36:09 +010017#include <asm/arch/psu_init_gpl.h>
Michal Simek04b7e622015-01-15 10:01:51 +010018#include <asm/io.h>
Michal Simekf183a982018-04-25 11:20:43 +020019#include <dm/device.h>
Michal Simekbf0f9ca2018-04-19 15:43:38 +020020#include <dm/uclass.h>
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +053021#include <usb.h>
22#include <dwc3-uboot.h>
Michal Simek8111aff2016-02-01 15:05:58 +010023#include <zynqmppl.h>
Ibai Erkiagac8a3efa2019-09-27 11:37:01 +010024#include <zynqmp_firmware.h>
Michal Simek76d0a772016-09-01 11:16:40 +020025#include <g_dnl.h>
T Karthik Reddy0d2e7fe2019-08-20 09:30:57 +053026#include <linux/sizes.h>
Michal Simek04b7e622015-01-15 10:01:51 +010027
Luca Ceresoli23e65002019-05-21 18:06:43 +020028#include "pm_cfg_obj.h"
29
Michal Simek04b7e622015-01-15 10:01:51 +010030DECLARE_GLOBAL_DATA_PTR;
31
Michal Simek8111aff2016-02-01 15:05:58 +010032#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
33 !defined(CONFIG_SPL_BUILD)
34static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
35
36static const struct {
Michal Simek6908b862017-11-06 12:55:59 +010037 u32 id;
Michal Simek50d8cef2017-08-22 14:58:53 +020038 u32 ver;
Michal Simek8111aff2016-02-01 15:05:58 +010039 char *name;
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053040 bool evexists;
Michal Simek8111aff2016-02-01 15:05:58 +010041} zynqmp_devices[] = {
42 {
43 .id = 0x10,
44 .name = "3eg",
45 },
46 {
Michal Simek50d8cef2017-08-22 14:58:53 +020047 .id = 0x10,
48 .ver = 0x2c,
49 .name = "3cg",
50 },
51 {
Michal Simek8111aff2016-02-01 15:05:58 +010052 .id = 0x11,
53 .name = "2eg",
54 },
55 {
Michal Simek50d8cef2017-08-22 14:58:53 +020056 .id = 0x11,
57 .ver = 0x2c,
58 .name = "2cg",
59 },
60 {
Michal Simek8111aff2016-02-01 15:05:58 +010061 .id = 0x20,
62 .name = "5ev",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053063 .evexists = 1,
Michal Simek8111aff2016-02-01 15:05:58 +010064 },
65 {
Michal Simek50d8cef2017-08-22 14:58:53 +020066 .id = 0x20,
67 .ver = 0x100,
68 .name = "5eg",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053069 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +020070 },
71 {
72 .id = 0x20,
73 .ver = 0x12c,
74 .name = "5cg",
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +053075 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +020076 },
77 {
Michal Simek8111aff2016-02-01 15:05:58 +010078 .id = 0x21,
79 .name = "4ev",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053080 .evexists = 1,
Michal Simek8111aff2016-02-01 15:05:58 +010081 },
82 {
Michal Simek50d8cef2017-08-22 14:58:53 +020083 .id = 0x21,
84 .ver = 0x100,
85 .name = "4eg",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053086 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +020087 },
88 {
89 .id = 0x21,
90 .ver = 0x12c,
91 .name = "4cg",
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +053092 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +020093 },
94 {
Michal Simek8111aff2016-02-01 15:05:58 +010095 .id = 0x30,
96 .name = "7ev",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053097 .evexists = 1,
Michal Simek8111aff2016-02-01 15:05:58 +010098 },
99 {
Michal Simek50d8cef2017-08-22 14:58:53 +0200100 .id = 0x30,
101 .ver = 0x100,
102 .name = "7eg",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530103 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +0200104 },
105 {
106 .id = 0x30,
107 .ver = 0x12c,
108 .name = "7cg",
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530109 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +0200110 },
111 {
Michal Simek8111aff2016-02-01 15:05:58 +0100112 .id = 0x38,
113 .name = "9eg",
114 },
115 {
Michal Simek50d8cef2017-08-22 14:58:53 +0200116 .id = 0x38,
117 .ver = 0x2c,
118 .name = "9cg",
119 },
120 {
Michal Simek8111aff2016-02-01 15:05:58 +0100121 .id = 0x39,
122 .name = "6eg",
123 },
124 {
Michal Simek50d8cef2017-08-22 14:58:53 +0200125 .id = 0x39,
126 .ver = 0x2c,
127 .name = "6cg",
128 },
129 {
Michal Simek8111aff2016-02-01 15:05:58 +0100130 .id = 0x40,
131 .name = "11eg",
132 },
Michal Simek50d8cef2017-08-22 14:58:53 +0200133 { /* For testing purpose only */
134 .id = 0x50,
135 .ver = 0x2c,
136 .name = "15cg",
137 },
Michal Simek8111aff2016-02-01 15:05:58 +0100138 {
139 .id = 0x50,
140 .name = "15eg",
141 },
142 {
143 .id = 0x58,
144 .name = "19eg",
145 },
146 {
147 .id = 0x59,
148 .name = "17eg",
149 },
Michal Simekb510e532017-06-02 08:08:59 +0200150 {
151 .id = 0x61,
152 .name = "21dr",
153 },
154 {
155 .id = 0x63,
156 .name = "23dr",
157 },
158 {
159 .id = 0x65,
160 .name = "25dr",
161 },
162 {
163 .id = 0x64,
164 .name = "27dr",
165 },
166 {
167 .id = 0x60,
168 .name = "28dr",
169 },
170 {
171 .id = 0x62,
172 .name = "29dr",
173 },
Siva Durga Prasad Paladugu70866b42019-03-23 15:00:06 +0530174 {
175 .id = 0x66,
176 .name = "39dr",
177 },
Siva Durga Prasad Paladugu85f61a82019-07-23 11:56:17 +0530178 {
179 .id = 0x7b,
180 .name = "48dr",
181 },
182 {
183 .id = 0x7e,
184 .name = "49dr",
185 },
Michal Simek8111aff2016-02-01 15:05:58 +0100186};
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530187#endif
Michal Simek8111aff2016-02-01 15:05:58 +0100188
Siva Durga Prasad Paladugucd35d522017-07-25 11:51:38 +0530189int chip_id(unsigned char id)
Michal Simek8111aff2016-02-01 15:05:58 +0100190{
191 struct pt_regs regs;
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +0530192 int val = -EINVAL;
Michal Simek8111aff2016-02-01 15:05:58 +0100193
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530194 if (current_el() != 3) {
195 regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID;
196 regs.regs[1] = 0;
197 regs.regs[2] = 0;
198 regs.regs[3] = 0;
Michal Simek8111aff2016-02-01 15:05:58 +0100199
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530200 smc_call(&regs);
201
202 /*
203 * SMC returns:
204 * regs[0][31:0] = status of the operation
205 * regs[0][63:32] = CSU.IDCODE register
206 * regs[1][31:0] = CSU.version register
Michal Simek50d8cef2017-08-22 14:58:53 +0200207 * regs[1][63:32] = CSU.IDCODE2 register
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530208 */
209 switch (id) {
210 case IDCODE:
211 regs.regs[0] = upper_32_bits(regs.regs[0]);
212 regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
213 ZYNQMP_CSU_IDCODE_SVD_MASK;
214 regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
215 val = regs.regs[0];
216 break;
217 case VERSION:
218 regs.regs[1] = lower_32_bits(regs.regs[1]);
219 regs.regs[1] &= ZYNQMP_CSU_SILICON_VER_MASK;
220 val = regs.regs[1];
221 break;
Michal Simek50d8cef2017-08-22 14:58:53 +0200222 case IDCODE2:
223 regs.regs[1] = lower_32_bits(regs.regs[1]);
224 regs.regs[1] >>= ZYNQMP_CSU_VERSION_EMPTY_SHIFT;
225 val = regs.regs[1];
226 break;
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530227 default:
228 printf("%s, Invalid Req:0x%x\n", __func__, id);
229 }
230 } else {
231 switch (id) {
232 case IDCODE:
233 val = readl(ZYNQMP_CSU_IDCODE_ADDR);
234 val &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
235 ZYNQMP_CSU_IDCODE_SVD_MASK;
236 val >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
237 break;
238 case VERSION:
239 val = readl(ZYNQMP_CSU_VER_ADDR);
240 val &= ZYNQMP_CSU_SILICON_VER_MASK;
241 break;
242 default:
243 printf("%s, Invalid Req:0x%x\n", __func__, id);
244 }
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +0530245 }
Soren Brinkmannd7696a52016-09-29 11:44:41 -0700246
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +0530247 return val;
Michal Simek8111aff2016-02-01 15:05:58 +0100248}
249
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530250#define ZYNQMP_VERSION_SIZE 9
251#define ZYNQMP_PL_STATUS_BIT 9
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530252#define ZYNQMP_IPDIS_VCU_BIT 8
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530253#define ZYNQMP_PL_STATUS_MASK BIT(ZYNQMP_PL_STATUS_BIT)
254#define ZYNQMP_CSU_VERSION_MASK ~(ZYNQMP_PL_STATUS_MASK)
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530255#define ZYNQMP_CSU_VCUDIS_VER_MASK ZYNQMP_CSU_VERSION_MASK & \
256 ~BIT(ZYNQMP_IPDIS_VCU_BIT)
257#define MAX_VARIANTS_EV 3
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530258
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530259#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
260 !defined(CONFIG_SPL_BUILD)
Michal Simek8111aff2016-02-01 15:05:58 +0100261static char *zynqmp_get_silicon_idcode_name(void)
262{
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530263 u32 i, id, ver, j;
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530264 char *buf;
265 static char name[ZYNQMP_VERSION_SIZE];
Michal Simek8111aff2016-02-01 15:05:58 +0100266
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +0530267 id = chip_id(IDCODE);
Michal Simek50d8cef2017-08-22 14:58:53 +0200268 ver = chip_id(IDCODE2);
269
Michal Simek8111aff2016-02-01 15:05:58 +0100270 for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530271 if (zynqmp_devices[i].id == id) {
272 if (zynqmp_devices[i].evexists &&
273 !(ver & ZYNQMP_PL_STATUS_MASK))
274 break;
275 if (zynqmp_devices[i].ver == (ver &
276 ZYNQMP_CSU_VERSION_MASK))
277 break;
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530278 }
Michal Simek8111aff2016-02-01 15:05:58 +0100279 }
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530280
281 if (i >= ARRAY_SIZE(zynqmp_devices))
282 return "unknown";
283
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530284 strncat(name, "zu", 2);
285 if (!zynqmp_devices[i].evexists ||
286 (ver & ZYNQMP_PL_STATUS_MASK)) {
287 strncat(name, zynqmp_devices[i].name,
288 ZYNQMP_VERSION_SIZE - 3);
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530289 return name;
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530290 }
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530291
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530292 /*
293 * Here we are means, PL not powered up and ev variant
294 * exists. So, we need to ignore VCU disable bit(8) in
295 * version and findout if its CG or EG/EV variant.
296 */
297 for (j = 0; j < MAX_VARIANTS_EV; j++, i++) {
298 if ((zynqmp_devices[i].ver & ~BIT(ZYNQMP_IPDIS_VCU_BIT)) ==
299 (ver & ZYNQMP_CSU_VCUDIS_VER_MASK)) {
300 strncat(name, zynqmp_devices[i].name,
301 ZYNQMP_VERSION_SIZE - 3);
302 break;
303 }
304 }
305
306 if (j >= MAX_VARIANTS_EV)
307 return "unknown";
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530308
309 if (strstr(name, "eg") || strstr(name, "ev")) {
310 buf = strstr(name, "e");
311 *buf = '\0';
312 }
313
314 return name;
Michal Simek8111aff2016-02-01 15:05:58 +0100315}
316#endif
317
Michal Simek8b353302017-02-07 14:32:26 +0100318int board_early_init_f(void)
319{
Michal Simekc8785f22018-01-10 11:48:48 +0100320 int ret = 0;
Michal Simek8b353302017-02-07 14:32:26 +0100321#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_CLK_ZYNQMP)
Siva Durga Prasad Paladugu8406d472018-08-21 15:44:49 +0530322 u32 pm_api_version;
323
Ibai Erkiaga6aa5bc82019-09-27 11:37:02 +0100324 pm_api_version = zynqmp_firmware_version();
Siva Durga Prasad Paladugu8406d472018-08-21 15:44:49 +0530325 printf("PMUFW:\tv%d.%d\n",
326 pm_api_version >> ZYNQMP_PM_VERSION_MAJOR_SHIFT,
327 pm_api_version & ZYNQMP_PM_VERSION_MINOR_MASK);
328
329 if (pm_api_version < ZYNQMP_PM_VERSION)
330 panic("PMUFW version error. Expected: v%d.%d\n",
331 ZYNQMP_PM_VERSION_MAJOR, ZYNQMP_PM_VERSION_MINOR);
Michal Simek8b353302017-02-07 14:32:26 +0100332#endif
Michal Simeke0f36102017-07-12 13:08:41 +0200333
Michal Simek1a1ab5a2018-01-15 12:52:59 +0100334#if defined(CONFIG_ZYNQMP_PSU_INIT_ENABLED)
Michal Simekc8785f22018-01-10 11:48:48 +0100335 ret = psu_init();
Michal Simeke0f36102017-07-12 13:08:41 +0200336#endif
337
Michal Simekc8785f22018-01-10 11:48:48 +0100338 return ret;
Michal Simek8b353302017-02-07 14:32:26 +0100339}
340
Michal Simek04b7e622015-01-15 10:01:51 +0100341int board_init(void)
342{
Luca Ceresoli23e65002019-05-21 18:06:43 +0200343#if defined(CONFIG_SPL_BUILD)
344 /* Check *at build time* if the filename is an non-empty string */
345 if (sizeof(CONFIG_ZYNQMP_SPL_PM_CFG_OBJ_FILE) > 1)
346 zynqmp_pmufw_load_config_object(zynqmp_pm_cfg_obj,
347 zynqmp_pm_cfg_obj_size);
348#endif
349
Michal Simekfb7242d2015-06-22 14:31:06 +0200350 printf("EL Level:\tEL%d\n", current_el());
351
Michal Simek8111aff2016-02-01 15:05:58 +0100352#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
353 !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \
354 defined(CONFIG_SPL_BUILD))
355 if (current_el() != 3) {
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530356 zynqmppl.name = zynqmp_get_silicon_idcode_name();
Michal Simek8111aff2016-02-01 15:05:58 +0100357 printf("Chip ID:\t%s\n", zynqmppl.name);
358 fpga_init();
359 fpga_add(fpga_xilinx, &zynqmppl);
360 }
Michal Simekbf0f9ca2018-04-19 15:43:38 +0200361#endif
362
Michal Simek04b7e622015-01-15 10:01:51 +0100363 return 0;
364}
365
366int board_early_init_r(void)
367{
368 u32 val;
369
Siva Durga Prasad Paladugu64d90002017-12-07 15:05:30 +0530370 if (current_el() != 3)
371 return 0;
372
Michal Simek245d5282017-07-12 10:32:18 +0200373 val = readl(&crlapb_base->timestamp_ref_ctrl);
374 val &= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
375
Siva Durga Prasad Paladugu64d90002017-12-07 15:05:30 +0530376 if (!val) {
Michal Simekc23d3f82015-11-05 08:34:35 +0100377 val = readl(&crlapb_base->timestamp_ref_ctrl);
378 val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
379 writel(val, &crlapb_base->timestamp_ref_ctrl);
Michal Simek04b7e622015-01-15 10:01:51 +0100380
Michal Simekc23d3f82015-11-05 08:34:35 +0100381 /* Program freq register in System counter */
382 writel(zynqmp_get_system_timer_freq(),
383 &iou_scntr_secure->base_frequency_id_register);
384 /* And enable system counter */
385 writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
386 &iou_scntr_secure->counter_control_register);
387 }
Michal Simek04b7e622015-01-15 10:01:51 +0100388 return 0;
389}
390
Nitin Jainb2eb59b2018-02-16 12:56:17 +0530391unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc,
392 char * const argv[])
393{
394 int ret = 0;
395
396 if (current_el() > 1) {
397 smp_kick_all_cpus();
398 dcache_disable();
399 armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry,
400 ES_TO_AARCH64);
401 } else {
402 printf("FAIL: current EL is not above EL1\n");
403 ret = EINVAL;
404 }
405 return ret;
406}
407
Michal Simek8faa66a2016-02-08 09:34:53 +0100408#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Simon Glass2f949c32017-03-31 08:40:32 -0600409int dram_init_banksize(void)
Michal Simek8faa66a2016-02-08 09:34:53 +0100410{
Nitin Jain9bcc76f2018-04-20 12:30:40 +0530411 int ret;
412
413 ret = fdtdec_setup_memory_banksize();
414 if (ret)
415 return ret;
416
417 mem_map_fill();
418
419 return 0;
Tom Riniedcfdbd2016-12-09 07:56:54 -0500420}
Michal Simek8faa66a2016-02-08 09:34:53 +0100421
Tom Riniedcfdbd2016-12-09 07:56:54 -0500422int dram_init(void)
423{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +0530424 if (fdtdec_setup_mem_size_base() != 0)
Nathan Rossiac04bfa2016-12-19 00:03:34 +1000425 return -EINVAL;
Tom Riniedcfdbd2016-12-09 07:56:54 -0500426
427 return 0;
Michal Simek8faa66a2016-02-08 09:34:53 +0100428}
429#else
Nitin Jain9bcc76f2018-04-20 12:30:40 +0530430int dram_init_banksize(void)
431{
432#if defined(CONFIG_NR_DRAM_BANKS)
433 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
434 gd->bd->bi_dram[0].size = get_effective_memsize();
435#endif
436
437 mem_map_fill();
438
439 return 0;
440}
441
Michal Simek04b7e622015-01-15 10:01:51 +0100442int dram_init(void)
443{
Michal Simek1b846212018-04-11 16:12:28 +0200444 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
445 CONFIG_SYS_SDRAM_SIZE);
Michal Simek04b7e622015-01-15 10:01:51 +0100446
447 return 0;
448}
Michal Simek8faa66a2016-02-08 09:34:53 +0100449#endif
Michal Simek04b7e622015-01-15 10:01:51 +0100450
Michal Simek04b7e622015-01-15 10:01:51 +0100451void reset_cpu(ulong addr)
452{
453}
454
Michal Simek342edfe2018-12-20 09:33:38 +0100455#if defined(CONFIG_BOARD_LATE_INIT)
Michal Simek29b9b712018-05-17 14:06:06 +0200456static const struct {
457 u32 bit;
458 const char *name;
459} reset_reasons[] = {
460 { RESET_REASON_DEBUG_SYS, "DEBUG" },
461 { RESET_REASON_SOFT, "SOFT" },
462 { RESET_REASON_SRST, "SRST" },
463 { RESET_REASON_PSONLY, "PS-ONLY" },
464 { RESET_REASON_PMU, "PMU" },
465 { RESET_REASON_INTERNAL, "INTERNAL" },
466 { RESET_REASON_EXTERNAL, "EXTERNAL" },
467 {}
468};
469
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530470static int reset_reason(void)
Michal Simek29b9b712018-05-17 14:06:06 +0200471{
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530472 u32 reg;
473 int i, ret;
Michal Simek29b9b712018-05-17 14:06:06 +0200474 const char *reason = NULL;
475
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530476 ret = zynqmp_mmio_read((ulong)&crlapb_base->reset_reason, &reg);
477 if (ret)
478 return -EINVAL;
Michal Simek29b9b712018-05-17 14:06:06 +0200479
480 puts("Reset reason:\t");
481
482 for (i = 0; i < ARRAY_SIZE(reset_reasons); i++) {
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530483 if (reg & reset_reasons[i].bit) {
Michal Simek29b9b712018-05-17 14:06:06 +0200484 reason = reset_reasons[i].name;
485 printf("%s ", reset_reasons[i].name);
486 break;
487 }
488 }
489
490 puts("\n");
491
492 env_set("reset_reason", reason);
493
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530494 ret = zynqmp_mmio_write(~0, ~0, (ulong)&crlapb_base->reset_reason);
495 if (ret)
496 return -EINVAL;
Michal Simek29b9b712018-05-17 14:06:06 +0200497
498 return ret;
499}
500
Michal Simek1ca66d72019-02-14 13:14:30 +0100501static int set_fdtfile(void)
502{
503 char *compatible, *fdtfile;
504 const char *suffix = ".dtb";
505 const char *vendor = "xilinx/";
506
507 if (env_get("fdtfile"))
508 return 0;
509
510 compatible = (char *)fdt_getprop(gd->fdt_blob, 0, "compatible", NULL);
511 if (compatible) {
512 debug("Compatible: %s\n", compatible);
513
514 /* Discard vendor prefix */
515 strsep(&compatible, ",");
516
517 fdtfile = calloc(1, strlen(vendor) + strlen(compatible) +
518 strlen(suffix) + 1);
519 if (!fdtfile)
520 return -ENOMEM;
521
522 sprintf(fdtfile, "%s%s%s", vendor, compatible, suffix);
523
524 env_set("fdtfile", fdtfile);
525 free(fdtfile);
526 }
527
528 return 0;
529}
530
Michal Simek04b7e622015-01-15 10:01:51 +0100531int board_late_init(void)
532{
533 u32 reg = 0;
534 u8 bootmode;
Michal Simekf183a982018-04-25 11:20:43 +0200535 struct udevice *dev;
536 int bootseq = -1;
537 int bootseq_len = 0;
Michal Simek7410b142018-04-25 11:10:34 +0200538 int env_targets_len = 0;
Michal Simekecfb6dc2016-04-22 14:28:54 +0200539 const char *mode;
540 char *new_targets;
Siva Durga Prasad Paladugu245c5562017-12-20 16:35:06 +0530541 char *env_targets;
Siva Durga Prasad Paladugue6fd3bb2017-02-21 17:58:28 +0530542 int ret;
T Karthik Reddy0d2e7fe2019-08-20 09:30:57 +0530543 ulong initrd_hi;
Michal Simekecfb6dc2016-04-22 14:28:54 +0200544
Michal Simek482f5492018-10-05 08:55:16 +0200545#if defined(CONFIG_USB_ETHER) && !defined(CONFIG_USB_GADGET_DOWNLOAD)
546 usb_ether_init();
547#endif
548
Michal Simekecfb6dc2016-04-22 14:28:54 +0200549 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
550 debug("Saved variables - Skipping\n");
551 return 0;
552 }
Michal Simek04b7e622015-01-15 10:01:51 +0100553
Michal Simek1ca66d72019-02-14 13:14:30 +0100554 ret = set_fdtfile();
555 if (ret)
556 return ret;
557
Siva Durga Prasad Paladugue6fd3bb2017-02-21 17:58:28 +0530558 ret = zynqmp_mmio_read((ulong)&crlapb_base->boot_mode, &reg);
559 if (ret)
560 return -EINVAL;
561
Michal Simek833e0c42016-10-25 11:43:02 +0200562 if (reg >> BOOT_MODE_ALT_SHIFT)
563 reg >>= BOOT_MODE_ALT_SHIFT;
564
Michal Simek04b7e622015-01-15 10:01:51 +0100565 bootmode = reg & BOOT_MODES_MASK;
566
Michal Simekc5d95232015-09-20 17:20:42 +0200567 puts("Bootmode: ");
Michal Simek04b7e622015-01-15 10:01:51 +0100568 switch (bootmode) {
Michal Simek12398ea2016-08-19 14:14:52 +0200569 case USB_MODE:
570 puts("USB_MODE\n");
571 mode = "usb";
Michal Simek43380352017-12-01 15:18:24 +0100572 env_set("modeboot", "usb_dfu_spl");
Michal Simek12398ea2016-08-19 14:14:52 +0200573 break;
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530574 case JTAG_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200575 puts("JTAG_MODE\n");
Siva Durga Prasad Paladugu9c441702019-06-25 17:41:09 +0530576 mode = "jtag pxe dhcp";
Michal Simek43380352017-12-01 15:18:24 +0100577 env_set("modeboot", "jtagboot");
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530578 break;
579 case QSPI_MODE_24BIT:
580 case QSPI_MODE_32BIT:
Michal Simekecfb6dc2016-04-22 14:28:54 +0200581 mode = "qspi0";
Michal Simekc5d95232015-09-20 17:20:42 +0200582 puts("QSPI_MODE\n");
Michal Simek43380352017-12-01 15:18:24 +0100583 env_set("modeboot", "qspiboot");
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530584 break;
Michal Simek02d66cd2015-04-15 15:02:28 +0200585 case EMMC_MODE:
Michal Simekdf7ff0a2015-10-05 15:59:38 +0200586 puts("EMMC_MODE\n");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200587 mode = "mmc0";
Michal Simek43380352017-12-01 15:18:24 +0100588 env_set("modeboot", "emmcboot");
Michal Simekdf7ff0a2015-10-05 15:59:38 +0200589 break;
590 case SD_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200591 puts("SD_MODE\n");
Michal Simekf183a982018-04-25 11:20:43 +0200592 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530593 "mmc@ff160000", &dev) &&
594 uclass_get_device_by_name(UCLASS_MMC,
Michal Simekf183a982018-04-25 11:20:43 +0200595 "sdhci@ff160000", &dev)) {
596 puts("Boot from SD0 but without SD0 enabled!\n");
597 return -1;
598 }
599 debug("mmc0 device found at %p, seq %d\n", dev, dev->seq);
600
601 mode = "mmc";
602 bootseq = dev->seq;
Michal Simek43380352017-12-01 15:18:24 +0100603 env_set("modeboot", "sdboot");
Michal Simek04b7e622015-01-15 10:01:51 +0100604 break;
Siva Durga Prasad Paladugu29a77d22016-09-21 11:45:05 +0530605 case SD1_LSHFT_MODE:
606 puts("LVL_SHFT_");
607 /* fall through */
Michal Simek108e1842015-10-05 10:51:12 +0200608 case SD_MODE1:
Michal Simekc5d95232015-09-20 17:20:42 +0200609 puts("SD_MODE1\n");
Michal Simekf183a982018-04-25 11:20:43 +0200610 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530611 "mmc@ff170000", &dev) &&
612 uclass_get_device_by_name(UCLASS_MMC,
Michal Simekf183a982018-04-25 11:20:43 +0200613 "sdhci@ff170000", &dev)) {
614 puts("Boot from SD1 but without SD1 enabled!\n");
615 return -1;
616 }
617 debug("mmc1 device found at %p, seq %d\n", dev, dev->seq);
618
619 mode = "mmc";
620 bootseq = dev->seq;
Michal Simek43380352017-12-01 15:18:24 +0100621 env_set("modeboot", "sdboot");
Michal Simek108e1842015-10-05 10:51:12 +0200622 break;
623 case NAND_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200624 puts("NAND_MODE\n");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200625 mode = "nand0";
Michal Simek43380352017-12-01 15:18:24 +0100626 env_set("modeboot", "nandboot");
Michal Simek108e1842015-10-05 10:51:12 +0200627 break;
Michal Simek04b7e622015-01-15 10:01:51 +0100628 default:
Michal Simekecfb6dc2016-04-22 14:28:54 +0200629 mode = "";
Michal Simek04b7e622015-01-15 10:01:51 +0100630 printf("Invalid Boot Mode:0x%x\n", bootmode);
631 break;
632 }
633
Michal Simekf183a982018-04-25 11:20:43 +0200634 if (bootseq >= 0) {
635 bootseq_len = snprintf(NULL, 0, "%i", bootseq);
636 debug("Bootseq len: %x\n", bootseq_len);
637 }
638
Michal Simekecfb6dc2016-04-22 14:28:54 +0200639 /*
640 * One terminating char + one byte for space between mode
641 * and default boot_targets
642 */
Siva Durga Prasad Paladugu245c5562017-12-20 16:35:06 +0530643 env_targets = env_get("boot_targets");
Michal Simek7410b142018-04-25 11:10:34 +0200644 if (env_targets)
645 env_targets_len = strlen(env_targets);
646
Michal Simekf183a982018-04-25 11:20:43 +0200647 new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
648 bootseq_len);
Michal Simek089b84d2018-06-13 09:42:41 +0200649 if (!new_targets)
650 return -ENOMEM;
Michal Simek7410b142018-04-25 11:10:34 +0200651
Michal Simekf183a982018-04-25 11:20:43 +0200652 if (bootseq >= 0)
653 sprintf(new_targets, "%s%x %s", mode, bootseq,
654 env_targets ? env_targets : "");
655 else
656 sprintf(new_targets, "%s %s", mode,
657 env_targets ? env_targets : "");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200658
Simon Glass6a38e412017-08-03 12:22:09 -0600659 env_set("boot_targets", new_targets);
Michal Simekecfb6dc2016-04-22 14:28:54 +0200660
T Karthik Reddy0d2e7fe2019-08-20 09:30:57 +0530661 initrd_hi = gd->start_addr_sp - CONFIG_STACK_SIZE;
662 initrd_hi = round_down(initrd_hi, SZ_16M);
663 env_set_addr("initrd_high", (void *)initrd_hi);
664
Michal Simek29b9b712018-05-17 14:06:06 +0200665 reset_reason();
666
Michal Simek04b7e622015-01-15 10:01:51 +0100667 return 0;
668}
Michal Simek342edfe2018-12-20 09:33:38 +0100669#endif
Siva Durga Prasad Paladugu650e0a32015-08-04 13:01:05 +0530670
671int checkboard(void)
672{
Michal Simek47ce9362016-01-25 11:04:21 +0100673 puts("Board: Xilinx ZynqMP\n");
Siva Durga Prasad Paladugu650e0a32015-08-04 13:01:05 +0530674 return 0;
675}