blob: 02e434f2e657998bbd21470ff1d45106d553a460 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Peng Fan8fb02222017-02-22 16:21:40 +08002/*
3 * Copyright (C) 2016 Freescale Semiconductor, Inc.
Peng Fan8fb02222017-02-22 16:21:40 +08004 */
5
6#ifndef _MX7ULP_REGS_H_
7#define _MX7ULP_REGS_H_
8
9#include <linux/sizes.h>
10
Peng Fan00565bf2019-05-09 08:33:55 +000011#define ARCH_MXC
12
Peng Fanb1d6be92019-07-22 01:24:37 +000013#define ROM_SW_INFO_ADDR 0x000001E8
14
Peng Fan8fb02222017-02-22 16:21:40 +080015#define CAAM_SEC_SRAM_BASE (0x26000000)
16#define CAAM_SEC_SRAM_SIZE (SZ_32K)
17#define CAAM_SEC_SRAM_END (CAAM_SEC_SRAM_BASE + CAAM_SEC_SRAM_SIZE - 1)
18
Franck LENORMAND4fde0a12021-03-25 17:30:23 +080019#define CAAM_ARB_BASE_ADDR CAAM_SEC_SRAM_BASE
20
Peng Fan8fb02222017-02-22 16:21:40 +080021#define OCRAM_0_BASE (0x2F000000)
22#define OCRAM_0_SIZE (SZ_128K)
23#define OCRAM_0_END (OCRAM_0_BASE + OCRAM_0_SIZE - 1)
24
25#define OCRAM_1_BASE (0x2F020000)
26#define OCRAM_1_SIZE (SZ_128K)
27#define OCRAM_1_END (OCRAM_1_BASE + OCRAM_1_SIZE - 1)
28
29#define TCML_BASE (0x1FFD0000)
30#define TCMU_BASE (0x20000000)
31
32#define AIPS3_BASE (0x40800000UL)
33#define AIPS3_SLOT_SIZE (SZ_64K)
34#define AIPS2_BASE (0x40000000UL)
35#define AIPS2_SLOT_SIZE (SZ_64K)
36#define AIPS1_BASE (0x41080000UL)
37#define AIPS1_SLOT_SIZE (SZ_4K)
38#define AIPS0_BASE (0x41000000UL)
39#define AIPS0_SLOT_SIZE (SZ_4K)
40#define IOMUXC0_AIPS0_SLOT (61)
41#define WDG0_AIPS0_SLOT (37)
42#define WDG1_AIPS2_SLOT (61)
43#define WDG2_AIPS2_SLOT (67)
44#define WDG0_PCC0_SLOT (37)
45#define IOMUXC1_AIPS3_SLOT (44)
46#define CMC0_AIPS1_SLOT (36)
47#define CMC1_AIPS2_SLOT (65)
48#define SCG0_AIPS0_SLOT (39)
49#define PCC0_AIPS0_SLOT (38)
50#define PCC1_AIPS1_SLOT (50)
51#define PCC2_AIPS2_SLOT (63)
52#define PCC3_AIPS3_SLOT (51)
53#define SCG1_AIPS2_SLOT (62)
54#define SIM0_AIPS1_SLOT (35)
55#define SIM1_AIPS1_SLOT (48)
56#define USBOTG0_AIPS2_SLOT (51)
57#define USBOTG1_AIPS2_SLOT (52)
58#define USBPHY_AIPS2_SLOT (53)
59#define USDHC0_AIPS2_SLOT (55)
60#define USDHC1_AIPS2_SLOT (56)
61#define RGPIO2P0_AIPS0_SLOT (15)
62#define RGPIO2P1_AIPS2_SLOT (15)
Bai Pingb1b61c62019-07-22 01:24:42 +000063#define SNVS_AIPS2_SLOT (35)
Peng Fan8fb02222017-02-22 16:21:40 +080064#define IOMUXC0_AIPS0_SLOT (61)
65#define OCOTP_CTRL_AIPS1_SLOT (38)
66#define OCOTP_CTRL_PCC1_SLOT (38)
67#define SIM1_PCC1_SLOT (48)
68#define MMDC0_AIPS3_SLOT (43)
69#define IOMUXC_DDR_AIPS3_SLOT (45)
70
71#define LPI2C0_AIPS0_SLOT (51)
72#define LPI2C1_AIPS0_SLOT (52)
73#define LPI2C2_AIPS0_SLOT (53)
74#define LPI2C3_AIPS0_SLOT (54)
75#define LPI2C4_AIPS2_SLOT (43)
76#define LPI2C5_AIPS2_SLOT (44)
77#define LPI2C6_AIPS3_SLOT (36)
78#define LPI2C7_AIPS3_SLOT (37)
79
80#define LPUART0_PCC0_SLOT (58)
81#define LPUART1_PCC0_SLOT (59)
82#define LPUART2_PCC1_SLOT (43)
83#define LPUART3_PCC1_SLOT (44)
84#define LPUART0_AIPS0_SLOT (58)
85#define LPUART1_AIPS0_SLOT (59)
86#define LPUART2_AIPS1_SLOT (43)
87#define LPUART3_AIPS1_SLOT (44)
88#define LPUART4_AIPS2_SLOT (45)
89#define LPUART5_AIPS2_SLOT (46)
90#define LPUART6_AIPS3_SLOT (38)
91#define LPUART7_AIPS3_SLOT (39)
92
93#define CORE_B_ROM_SIZE (SZ_32K + SZ_64K)
94#define CORE_B_ROM_BASE (0x00000000)
95
96#define ROMCP_ARB_BASE_ADDR CORE_B_ROM_BASE
97#define ROMCP_ARB_END_ADDR CORE_B_ROM_SIZE
98#define IRAM_BASE_ADDR OCRAM_0_BASE
99#define IRAM_SIZE (SZ_128K + SZ_128K)
100
101#define IOMUXC_PCR_MUX_ALT0 (0<<8)
102#define IOMUXC_PCR_MUX_ALT1 (1<<8)
103#define IOMUXC_PCR_MUX_ALT2 (2<<8)
104#define IOMUXC_PCR_MUX_ALT3 (3<<8)
105#define IOMUXC_PCR_MUX_ALT4 (4<<8)
106#define IOMUXC_PCR_MUX_ALT5 (5<<8)
107#define IOMUXC_PCR_MUX_ALT6 (6<<8)
108#define IOMUXC_PCR_MUX_ALT7 (7<<8)
109#define IOMUXC_PCR_MUX_ALT8 (8<<8)
110#define IOMUXC_PCR_MUX_ALT9 (9<<8)
111#define IOMUXC_PCR_MUX_ALT10 (10<<8)
112#define IOMUXC_PCR_MUX_ALT11 (11<<8)
113#define IOMUXC_PCR_MUX_ALT12 (12<<8)
114#define IOMUXC_PCR_MUX_ALT13 (13<<8)
115#define IOMUXC_PCR_MUX_ALT14 (14<<8)
116#define IOMUXC_PCR_MUX_ALT15 (15<<8)
117
118#define IOMUXC_PSMI_IMUX_ALT0 (0x0)
119#define IOMUXC_PSMI_IMUX_ALT1 (0x1)
120#define IOMUXC_PSMI_IMUX_ALT2 (0x2)
121#define IOMUXC_PSMI_IMUX_ALT3 (0x3)
122#define IOMUXC_PSMI_IMUX_ALT4 (0x4)
123#define IOMUXC_PSMI_IMUX_ALT5 (0x5)
124#define IOMUXC_PSMI_IMUX_ALT6 (0x6)
125#define IOMUXC_PSMI_IMUX_ALT7 (0x7)
126
Peng Fan8fb02222017-02-22 16:21:40 +0800127#define SIM_SOPT1_EN_SNVS_HARD_RST (1<<8)
128#define SIM_SOPT1_PMIC_STBY_REQ (1<<2)
129#define SIM_SOPT1_A7_SW_RESET (1<<0)
130
131#define IOMUXC_PCR_MUX_ALT_SHIFT (8)
132#define IOMUXC_PCR_MUX_ALT_MASK (0xF00)
133#define IOMUXC_PSMI_IMUX_ALT_SHIFT (0)
134
135#define IOMUXC0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * IOMUXC0_AIPS0_SLOT)))
136#define IOMUXC1_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * IOMUXC1_AIPS3_SLOT)))
137#define WDG0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * WDG0_AIPS0_SLOT)))
138#define WDG1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * WDG1_AIPS2_SLOT)))
139#define WDG2_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * WDG2_AIPS2_SLOT)))
140#define SCG0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * SCG0_AIPS0_SLOT)))
141#define SCG1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * SCG1_AIPS2_SLOT)))
142#define PCC0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * PCC0_AIPS0_SLOT)))
143#define PCC1_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * PCC1_AIPS1_SLOT)))
144#define PCC2_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * PCC2_AIPS2_SLOT)))
145#define PCC3_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * PCC3_AIPS3_SLOT)))
146#define IOMUXC0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * IOMUXC0_AIPS0_SLOT)))
147#define PSMI0_RBASE ((IOMUXC0_RBASE + 0x100)) /* in iomuxc0 after pta and ptb */
148#define CMC0_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * CMC0_AIPS1_SLOT)))
149#define CMC1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * CMC1_AIPS2_SLOT)))
150#define OCOTP_BASE_ADDR ((AIPS1_BASE + (AIPS1_SLOT_SIZE * OCOTP_CTRL_AIPS1_SLOT)))
151#define SIM0_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * SIM0_AIPS1_SLOT)))
152#define SIM1_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * SIM1_AIPS1_SLOT)))
153#define MMDC0_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * MMDC0_AIPS3_SLOT)))
154
155#define USBOTG0_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USBOTG0_AIPS2_SLOT)))
156#define USBOTG1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USBOTG1_AIPS2_SLOT)))
157#define USBPHY_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USBPHY_AIPS2_SLOT)))
158#define USB_PHY0_BASE_ADDR USBPHY_RBASE
159#define USB_BASE_ADDR USBOTG0_RBASE
160
161#define LPI2C1_BASE_ADDR ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C0_AIPS0_SLOT)))
162#define LPI2C2_BASE_ADDR ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C1_AIPS0_SLOT)))
163#define LPI2C3_BASE_ADDR ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C2_AIPS0_SLOT)))
164#define LPI2C4_BASE_ADDR ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C3_AIPS0_SLOT)))
165#define LPI2C5_BASE_ADDR ((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPI2C4_AIPS2_SLOT)))
166#define LPI2C6_BASE_ADDR ((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPI2C5_AIPS2_SLOT)))
167#define LPI2C7_BASE_ADDR ((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPI2C6_AIPS3_SLOT)))
168#define LPI2C8_BASE_ADDR ((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPI2C7_AIPS3_SLOT)))
169
170#define LPUART0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPUART0_AIPS0_SLOT)))
171#define LPUART1_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPUART1_AIPS0_SLOT)))
172#define LPUART2_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * LPUART2_AIPS1_SLOT)))
173#define LPUART3_RBASE ((AIPS1_BASE + (AIPS1_SLOT_SIZE * LPUART3_AIPS1_SLOT)))
174#define LPUART4_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPUART4_AIPS2_SLOT)))
175#define LPUART5_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPUART5_AIPS2_SLOT)))
176#define LPUART6_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPUART6_AIPS3_SLOT)))
177#define LPUART7_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPUART7_AIPS3_SLOT)))
178
179#define USDHC0_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USDHC0_AIPS2_SLOT)))
180#define USDHC1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * USDHC1_AIPS2_SLOT)))
181
Bai Pingb1b61c62019-07-22 01:24:42 +0000182#define SNVS_BASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * SNVS_AIPS2_SLOT)))
183#define SNVS_LP_LPCR (SNVS_BASE + 0x38)
184
Peng Fan8fb02222017-02-22 16:21:40 +0800185#define RGPIO2P0_RBASE ((AIPS0_BASE + (AIPS0_SLOT_SIZE * RGPIO2P0_AIPS0_SLOT)))
186#define RGPIO2P1_RBASE ((AIPS2_BASE + (AIPS2_SLOT_SIZE * RGPIO2P1_AIPS2_SLOT)))
187
188#define WDG0_PCC_REG (PCC0_RBASE + (4 * WDG0_PCC0_SLOT))
189#define WDG1_PCC_REG (PCC2_RBASE + (4 * WDG1_PCC2_SLOT))
190#define CMC0_SRS (CMC0_RBASE + 0x20)
191#define CMC0_SSRS (CMC0_RBASE + 0x28)
192#define CMC1_SRS (CMC1_RBASE + 0x20)
193#define CMC1_SSRS (CMC1_RBASE + 0x28)
194
195#define IOMUXC0_PCR0 (IOMUXC0_RBASE + (4 * 0))
196#define IOMUXC0_PCR1 (IOMUXC0_RBASE + (4 * 1))
197#define IOMUXC0_PCR2 (IOMUXC0_RBASE + (4 * 2))
198#define IOMUXC0_PCR3 (IOMUXC0_RBASE + (4 * 3))
199#define IOMUXC0_PSMI62 (PSMI0_RBASE + (4 * 62))
200#define IOMUXC0_PSMI63 (PSMI0_RBASE + (4 * 63))
201#define IOMUXC0_PSMI64 (PSMI0_RBASE + (4 * 64))
202
203#define SCG_CSR (SCG0_RBASE + 0x010)
204#define SCG_RCCR (SCG0_RBASE + 0x014)
205#define SCG_VCCR (SCG0_RBASE + 0x018)
206#define SCG_HCCR (SCG0_RBASE + 0x01c)
207
208#define LPUART0_PCC_REG (PCC0_RBASE + (4 * LPUART0_PCC0_SLOT))
209#define LPUART1_PCC_REG (PCC0_RBASE + (4 * LPUART1_PCC0_SLOT))
210#define LPUART2_PCC_REG (PCC1_RBASE + (4 * LPUART2_PCC1_SLOT))
211#define LPUART3_PCC_REG (PCC1_RBASE + (4 * LPUART3_PCC1_SLOT))
212#define LPUART4_PCC_REG (PCC2_RBASE + (4 * LPUART4_PCC2_SLOT))
213#define LPUART5_PCC_REG (PCC2_RBASE + (4 * LPUART5_PCC2_SLOT))
214#define LPUART6_PCC_REG (PCC3_RBASE + (4 * LPUART6_PCC3_SLOT))
215#define LPUART7_PCC_REG (PCC3_RBASE + (4 * LPUART7_PCC3_SLOT))
216
217#define USDHC0_PCC_REG (PCC2_RBASE + (4 * USDHC0_PCC2_SLOT))
218#define USDHC1_PCC_REG (PCC2_RBASE + (4 * USDHC1_PCC2_SLOT))
219
220#define SIM1_PCC_REG (PCC1_RBASE + (4 * SIM1_PCC1_SLOT))
221#define SCG1_PCC_REG (PCC2_RBASE + (4 * SCG1_PCC2_SLOT))
222
223#define OCOTP_CTRL_PCC_REG (PCC1_RBASE + (4 * OCOTP_CTRL_PCC1_SLOT))
224
225#define IOMUXC_DDR_RBASE ((AIPS3_BASE + (AIPS3_SLOT_SIZE * IOMUXC_DDR_AIPS3_SLOT)))
226#define MMDC0_PCC_REG (PCC3_RBASE + (4 * MMDC0_PCC3_SLOT))
227
Franck LENORMAND4fde0a12021-03-25 17:30:23 +0800228#define CAAM_IPS_BASE_ADDR (AIPS2_BASE + 0x240000) /* 40240000 */
229
Tom Rini376b88a2022-10-28 20:27:13 -0400230#define CFG_SYS_FSL_SEC_OFFSET 0
231#define CFG_SYS_FSL_SEC_ADDR (CAAM_IPS_BASE_ADDR + \
232 CFG_SYS_FSL_SEC_OFFSET)
233#define CFG_SYS_FSL_JR0_OFFSET 0x1000
234#define CFG_SYS_FSL_JR0_ADDR (CFG_SYS_FSL_SEC_ADDR + \
235 CFG_SYS_FSL_JR0_OFFSET)
Franck LENORMAND4fde0a12021-03-25 17:30:23 +0800236
Peng Fan8fb02222017-02-22 16:21:40 +0800237#define IOMUXC_DPCR_DDR_DQS0 ((IOMUXC_DDR_RBASE + (4 * 32)))
238#define IOMUXC_DPCR_DDR_DQS1 ((IOMUXC_DDR_RBASE + (4 * 33)))
239#define IOMUXC_DPCR_DDR_DQS2 ((IOMUXC_DDR_RBASE + (4 * 34)))
240#define IOMUXC_DPCR_DDR_DQS3 ((IOMUXC_DDR_RBASE + (4 * 35)))
241
Peng Fan8fb02222017-02-22 16:21:40 +0800242#define IOMUXC_DPCR_DDR_DQ0 ((IOMUXC_DDR_RBASE + (4 * 0)))
243#define IOMUXC_DPCR_DDR_DQ1 ((IOMUXC_DDR_RBASE + (4 * 1)))
244#define IOMUXC_DPCR_DDR_DQ2 ((IOMUXC_DDR_RBASE + (4 * 2)))
245#define IOMUXC_DPCR_DDR_DQ3 ((IOMUXC_DDR_RBASE + (4 * 3)))
246#define IOMUXC_DPCR_DDR_DQ4 ((IOMUXC_DDR_RBASE + (4 * 4)))
247#define IOMUXC_DPCR_DDR_DQ5 ((IOMUXC_DDR_RBASE + (4 * 5)))
248#define IOMUXC_DPCR_DDR_DQ6 ((IOMUXC_DDR_RBASE + (4 * 6)))
249#define IOMUXC_DPCR_DDR_DQ7 ((IOMUXC_DDR_RBASE + (4 * 7)))
250#define IOMUXC_DPCR_DDR_DQ8 ((IOMUXC_DDR_RBASE + (4 * 8)))
251#define IOMUXC_DPCR_DDR_DQ9 ((IOMUXC_DDR_RBASE + (4 * 9)))
252#define IOMUXC_DPCR_DDR_DQ10 ((IOMUXC_DDR_RBASE + (4 * 10)))
253#define IOMUXC_DPCR_DDR_DQ11 ((IOMUXC_DDR_RBASE + (4 * 11)))
254#define IOMUXC_DPCR_DDR_DQ12 ((IOMUXC_DDR_RBASE + (4 * 12)))
255#define IOMUXC_DPCR_DDR_DQ13 ((IOMUXC_DDR_RBASE + (4 * 13)))
256#define IOMUXC_DPCR_DDR_DQ14 ((IOMUXC_DDR_RBASE + (4 * 14)))
257#define IOMUXC_DPCR_DDR_DQ15 ((IOMUXC_DDR_RBASE + (4 * 15)))
258#define IOMUXC_DPCR_DDR_DQ16 ((IOMUXC_DDR_RBASE + (4 * 16)))
259#define IOMUXC_DPCR_DDR_DQ17 ((IOMUXC_DDR_RBASE + (4 * 17)))
260#define IOMUXC_DPCR_DDR_DQ18 ((IOMUXC_DDR_RBASE + (4 * 18)))
261#define IOMUXC_DPCR_DDR_DQ19 ((IOMUXC_DDR_RBASE + (4 * 19)))
262#define IOMUXC_DPCR_DDR_DQ20 ((IOMUXC_DDR_RBASE + (4 * 20)))
263#define IOMUXC_DPCR_DDR_DQ21 ((IOMUXC_DDR_RBASE + (4 * 21)))
264#define IOMUXC_DPCR_DDR_DQ22 ((IOMUXC_DDR_RBASE + (4 * 22)))
265#define IOMUXC_DPCR_DDR_DQ23 ((IOMUXC_DDR_RBASE + (4 * 23)))
266#define IOMUXC_DPCR_DDR_DQ24 ((IOMUXC_DDR_RBASE + (4 * 24)))
267#define IOMUXC_DPCR_DDR_DQ25 ((IOMUXC_DDR_RBASE + (4 * 25)))
268#define IOMUXC_DPCR_DDR_DQ26 ((IOMUXC_DDR_RBASE + (4 * 26)))
269#define IOMUXC_DPCR_DDR_DQ27 ((IOMUXC_DDR_RBASE + (4 * 27)))
270#define IOMUXC_DPCR_DDR_DQ28 ((IOMUXC_DDR_RBASE + (4 * 28)))
271#define IOMUXC_DPCR_DDR_DQ29 ((IOMUXC_DDR_RBASE + (4 * 29)))
272#define IOMUXC_DPCR_DDR_DQ30 ((IOMUXC_DDR_RBASE + (4 * 30)))
273#define IOMUXC_DPCR_DDR_DQ31 ((IOMUXC_DDR_RBASE + (4 * 31)))
274
275/* Remap the rgpio2p registers addr to driver's addr */
276#define RGPIO2P_GPIO1_BASE_ADDR RGPIO2P0_RBASE
277#define RGPIO2P_GPIO2_BASE_ADDR (RGPIO2P0_RBASE + 0x40)
278#define RGPIO2P_GPIO3_BASE_ADDR (RGPIO2P1_RBASE)
279#define RGPIO2P_GPIO4_BASE_ADDR (RGPIO2P1_RBASE + 0x40)
280#define RGPIO2P_GPIO5_BASE_ADDR (RGPIO2P1_RBASE + 0x80)
281#define RGPIO2P_GPIO6_BASE_ADDR (RGPIO2P1_RBASE + 0xc0)
282
283/* MMDC registers addresses */
284#define MMDC_MDCTL_OFFSET (0x000)
285#define MMDC_MDPDC_OFFSET (0x004)
286#define MMDC_MDOTC_OFFSET (0x008)
287#define MMDC_MDCFG0_OFFSET (0x00C)
288#define MMDC_MDCFG1_OFFSET (0x010)
289#define MMDC_MDCFG2_OFFSET (0x014)
290#define MMDC_MDMISC_OFFSET (0x018)
291#define MMDC_MDSCR_OFFSET (0x01C)
292#define MMDC_MDREF_OFFSET (0x020)
293#define MMDC_MDRWD_OFFSET (0x02C)
294#define MMDC_MDOR_OFFSET (0x030)
295#define MMDC_MDMRR_OFFSET (0x034)
296#define MMDC_MDCFG3LP_OFFSET (0x038)
297#define MMDC_MDMR4_OFFSET (0x03C)
298#define MMDC_MDASP_OFFSET (0x040)
299
300#define MMDC_MAARCR_OFFSET (0x400)
301#define MMDC_MAPSR_OFFSET (0x404)
302#define MMDC_MAEXIDR0_OFFSET (0x408)
303#define MMDC_MAEXIDR1_OFFSET (0x40C)
304#define MMDC_MADPCR0_OFFSET (0x410)
305#define MMDC_MADPCR1_OFFSET (0x414)
306#define MMDC_MADPSR0_OFFSET (0x418)
307#define MMDC_MADPSR1_OFFSET (0x41C)
308#define MMDC_MADPSR2_OFFSET (0x420)
309#define MMDC_MADPSR3_OFFSET (0x424)
310#define MMDC_MADPSR4_OFFSET (0x428)
311#define MMDC_MADPSR5_OFFSET (0x42C)
312#define MMDC_MASBS0_OFFSET (0x430)
313#define MMDC_MASBS1_OFFSET (0x434)
314#define MMDC_MAGENP_OFFSET (0x440)
315
316#define MMDC_MPZQHWCTRL_OFFSET (0x800)
317#define MMDC_MPZQSWCTRL_OFFSET (0x804)
318#define MMDC_MPWLGCR_OFFSET (0x808)
319#define MMDC_MPWLDECTRL0_OFFSET (0x80C)
320#define MMDC_MPWLDECTRL1_OFFSET (0x810)
321#define MMDC_MPWLDLST_OFFSET (0x814)
322#define MMDC_MPODTCTRL_OFFSET (0x818)
323#define MMDC_MPREDQBY0DL_OFFSET (0x81C)
324#define MMDC_MPREDQBY1DL_OFFSET (0x820)
325#define MMDC_MPREDQBY2DL_OFFSET (0x824)
326#define MMDC_MPREDQBY3DL_OFFSET (0x828)
327#define MMDC_MPWRDQBY0DL_OFFSET (0x82C)
328#define MMDC_MPWRDQBY1DL_OFFSET (0x830)
329#define MMDC_MPWRDQBY2DL_OFFSET (0x834)
330#define MMDC_MPWRDQBY3DL_OFFSET (0x838)
331#define MMDC_MPDGCTRL0_OFFSET (0x83C)
332#define MMDC_MPDGCTRL1_OFFSET (0x840)
333#define MMDC_MPDGDLST_OFFSET (0x844)
334#define MMDC_MPRDDLCTL_OFFSET (0x848)
335#define MMDC_MPRDDLST_OFFSET (0x84C)
336#define MMDC_MPWRDLCTL_OFFSET (0x850)
337#define MMDC_MPWRDLST_OFFSET (0x854)
338#define MMDC_MPSDCTRL_OFFSET (0x858)
339#define MMDC_MPZQLP2CTL_OFFSET (0x85C)
340#define MMDC_MPRDDLHWCTL_OFFSET (0x860)
341#define MMDC_MPWRDLHWCTL_OFFSET (0x864)
342#define MMDC_MPRDDLHWST0_OFFSET (0x868)
343#define MMDC_MPRDDLHWST1_OFFSET (0x86C)
344#define MMDC_MPWRDLHWST0_OFFSET (0x870)
345#define MMDC_MPWRDLHWST1_OFFSET (0x874)
346#define MMDC_MPWLHWERR_OFFSET (0x878)
347#define MMDC_MPDGHWST0_OFFSET (0x87C)
348#define MMDC_MPDGHWST1_OFFSET (0x880)
349#define MMDC_MPDGHWST2_OFFSET (0x884)
350#define MMDC_MPDGHWST3_OFFSET (0x888)
351#define MMDC_MPPDCMPR1_OFFSET (0x88C)
352#define MMDC_MPPDCMPR2_OFFSET (0x890)
353#define MMDC_MPSWDAR_OFFSET (0x894)
354#define MMDC_MPSWDRDR0_OFFSET (0x898)
355#define MMDC_MPSWDRDR1_OFFSET (0x89C)
356#define MMDC_MPSWDRDR2_OFFSET (0x8A0)
357#define MMDC_MPSWDRDR3_OFFSET (0x8A4)
358#define MMDC_MPSWDRDR4_OFFSET (0x8A8)
359#define MMDC_MPSWDRDR5_OFFSET (0x8AC)
360#define MMDC_MPSWDRDR6_OFFSET (0x8B0)
361#define MMDC_MPSWDRDR7_OFFSET (0x8B4)
362#define MMDC_MPMUR_OFFSET (0x8B8)
363#define MMDC_MPWRCADL_OFFSET (0x8BC)
364#define MMDC_MPDCCR_OFFSET (0x8C0)
365#define MMDC_MPBC_OFFSET (0x8C4)
366#define MMDC_MPSWDRAR_OFFSET (0x8C8)
367
368/* First MMDC invalid IPS address */
369#define MMDC_IPS_ILL_ADDR_START_OFFSET (0x8CC)
370#define MMDC_REGS_BASE MMDC0_RBASE
371
372#define MMDC_MDCTL ((MMDC_REGS_BASE + MMDC_MDCTL_OFFSET))
373#define MMDC_MDPDC ((MMDC_REGS_BASE + MMDC_MDPDC_OFFSET))
374#define MMDC_MDOTC ((MMDC_REGS_BASE + MMDC_MDOTC_OFFSET))
375#define MMDC_MDCFG0 ((MMDC_REGS_BASE + MMDC_MDCFG0_OFFSET))
376#define MMDC_MDCFG1 ((MMDC_REGS_BASE + MMDC_MDCFG1_OFFSET))
377#define MMDC_MDCFG2 ((MMDC_REGS_BASE + MMDC_MDCFG2_OFFSET))
378#define MMDC_MDMISC ((MMDC_REGS_BASE + MMDC_MDMISC_OFFSET))
379#define MMDC_MDSCR ((MMDC_REGS_BASE + MMDC_MDSCR_OFFSET))
380#define MMDC_MDREF ((MMDC_REGS_BASE + MMDC_MDREF_OFFSET))
381#define MMDC_MDRWD ((MMDC_REGS_BASE + MMDC_MDRWD_OFFSET))
382#define MMDC_MDOR ((MMDC_REGS_BASE + MMDC_MDOR_OFFSET))
383#define MMDC_MDMRR ((MMDC_REGS_BASE + MMDC_MDMRR_OFFSET))
384#define MMDC_MDCFG3LP ((MMDC_REGS_BASE + MMDC_MDCFG3LP_OFFSET))
385#define MMDC_MDMR4 ((MMDC_REGS_BASE + MMDC_MDMR4_OFFSET))
386#define MMDC_MDASP ((MMDC_REGS_BASE + MMDC_MDASP_OFFSET))
387
388#define MMDC_MAARCR ((MMDC_REGS_BASE + MMDC_MAARCR_OFFSET))
389#define MMDC_MAPSR ((MMDC_REGS_BASE + MMDC_MAPSR_OFFSET))
390#define MMDC_MAEXIDR0 ((MMDC_REGS_BASE + MMDC_MAEXIDR0_OFFSET))
391#define MMDC_MAEXIDR1 ((MMDC_REGS_BASE + MMDC_MAEXIDR1_OFFSET))
392#define MMDC_MADPCR0 ((MMDC_REGS_BASE + MMDC_MADPCR0_OFFSET))
393#define MMDC_MADPCR1 ((MMDC_REGS_BASE + MMDC_MADPCR1_OFFSET))
394#define MMDC_MADPSR0 ((MMDC_REGS_BASE + MMDC_MADPSR0_OFFSET))
395#define MMDC_MADPSR1 ((MMDC_REGS_BASE + MMDC_MADPSR1_OFFSET))
396#define MMDC_MADPSR2 ((MMDC_REGS_BASE + MMDC_MADPSR2_OFFSET))
397#define MMDC_MADPSR3 ((MMDC_REGS_BASE + MMDC_MADPSR3_OFFSET))
398#define MMDC_MADPSR4 ((MMDC_REGS_BASE + MMDC_MADPSR4_OFFSET))
399#define MMDC_MADPSR5 ((MMDC_REGS_BASE + MMDC_MADPSR5_OFFSET))
400#define MMDC_MASBS0 ((MMDC_REGS_BASE + MMDC_MASBS0_OFFSET))
401#define MMDC_MASBS1 ((MMDC_REGS_BASE + MMDC_MASBS1_OFFSET))
402#define MMDC_MAGENP ((MMDC_REGS_BASE + MMDC_MAGENP_OFFSET))
403
404#define MMDC_MPZQHWCTRL ((MMDC_REGS_BASE + MMDC_MPZQHWCTRL_OFFSET))
405#define MMDC_MPZQSWCTRL ((MMDC_REGS_BASE + MMDC_MPZQSWCTRL_OFFSET))
406#define MMDC_MPWLGCR ((MMDC_REGS_BASE + MMDC_MPWLGCR_OFFSET))
407#define MMDC_MPWLDECTRL0 ((MMDC_REGS_BASE + MMDC_MPWLDECTRL0_OFFSET))
408#define MMDC_MPWLDECTRL1 ((MMDC_REGS_BASE + MMDC_MPWLDECTRL1_OFFSET))
409#define MMDC_MPWLDLST ((MMDC_REGS_BASE + MMDC_MPWLDLST_OFFSET))
410#define MMDC_MPODTCTRL ((MMDC_REGS_BASE + MMDC_MPODTCTRL_OFFSET))
411#define MMDC_MPREDQBY0DL ((MMDC_REGS_BASE + MMDC_MPREDQBY0DL_OFFSET))
412#define MMDC_MPREDQBY1DL ((MMDC_REGS_BASE + MMDC_MPREDQBY1DL_OFFSET))
413#define MMDC_MPREDQBY2DL ((MMDC_REGS_BASE + MMDC_MPREDQBY2DL_OFFSET))
414#define MMDC_MPREDQBY3DL ((MMDC_REGS_BASE + MMDC_MPREDQBY3DL_OFFSET))
415#define MMDC_MPWRDQBY0DL ((MMDC_REGS_BASE + MMDC_MPWRDQBY0DL_OFFSET))
416#define MMDC_MPWRDQBY1DL ((MMDC_REGS_BASE + MMDC_MPWRDQBY1DL_OFFSET))
417#define MMDC_MPWRDQBY2DL ((MMDC_REGS_BASE + MMDC_MPWRDQBY2DL_OFFSET))
418#define MMDC_MPWRDQBY3DL ((MMDC_REGS_BASE + MMDC_MPWRDQBY3DL_OFFSET))
419#define MMDC_MPDGCTRL0 ((MMDC_REGS_BASE + MMDC_MPDGCTRL0_OFFSET))
420#define MMDC_MPDGCTRL1 ((MMDC_REGS_BASE + MMDC_MPDGCTRL1_OFFSET))
421#define MMDC_MPDGDLST ((MMDC_REGS_BASE + MMDC_MPDGDLST_OFFSET))
422#define MMDC_MPRDDLCTL ((MMDC_REGS_BASE + MMDC_MPRDDLCTL_OFFSET))
423#define MMDC_MPRDDLST ((MMDC_REGS_BASE + MMDC_MPRDDLST_OFFSET))
424#define MMDC_MPWRDLCTL ((MMDC_REGS_BASE + MMDC_MPWRDLCTL_OFFSET))
425#define MMDC_MPWRDLST ((MMDC_REGS_BASE + MMDC_MPWRDLST_OFFSET))
426#define MMDC_MPSDCTRL ((MMDC_REGS_BASE + MMDC_MPSDCTRL_OFFSET))
427#define MMDC_MPZQLP2CTL ((MMDC_REGS_BASE + MMDC_MPZQLP2CTL_OFFSET))
428#define MMDC_MPRDDLHWCTL ((MMDC_REGS_BASE + MMDC_MPRDDLHWCTL_OFFSET))
429#define MMDC_MPWRDLHWCTL ((MMDC_REGS_BASE + MMDC_MPWRDLHWCTL_OFFSET))
430#define MMDC_MPRDDLHWST0 ((MMDC_REGS_BASE + MMDC_MPRDDLHWST0_OFFSET))
431#define MMDC_MPRDDLHWST1 ((MMDC_REGS_BASE + MMDC_MPRDDLHWST1_OFFSET))
432#define MMDC_MPWRDLHWST0 ((MMDC_REGS_BASE + MMDC_MPWRDLHWST0_OFFSET))
433#define MMDC_MPWRDLHWST1 ((MMDC_REGS_BASE + MMDC_MPWRDLHWST1_OFFSET))
434#define MMDC_MPWLHWERR ((MMDC_REGS_BASE + MMDC_MPWLHWERR_OFFSET))
435#define MMDC_MPDGHWST0 ((MMDC_REGS_BASE + MMDC_MPDGHWST0_OFFSET))
436#define MMDC_MPDGHWST1 ((MMDC_REGS_BASE + MMDC_MPDGHWST1_OFFSET))
437#define MMDC_MPDGHWST2 ((MMDC_REGS_BASE + MMDC_MPDGHWST2_OFFSET))
438#define MMDC_MPDGHWST3 ((MMDC_REGS_BASE + MMDC_MPDGHWST3_OFFSET))
439#define MMDC_MPPDCMPR1 ((MMDC_REGS_BASE + MMDC_MPPDCMPR1_OFFSET))
440#define MMDC_MPPDCMPR2 ((MMDC_REGS_BASE + MMDC_MPPDCMPR2_OFFSET))
441#define MMDC_MPSWDAR ((MMDC_REGS_BASE + MMDC_MPSWDAR_OFFSET))
442#define MMDC_MPSWDRDR0 ((MMDC_REGS_BASE + MMDC_MPSWDRDR0_OFFSET))
443#define MMDC_MPSWDRDR1 ((MMDC_REGS_BASE + MMDC_MPSWDRDR1_OFFSET))
444#define MMDC_MPSWDRDR2 ((MMDC_REGS_BASE + MMDC_MPSWDRDR2_OFFSET))
445#define MMDC_MPSWDRDR3 ((MMDC_REGS_BASE + MMDC_MPSWDRDR3_OFFSET))
446#define MMDC_MPSWDRDR4 ((MMDC_REGS_BASE + MMDC_MPSWDRDR4_OFFSET))
447#define MMDC_MPSWDRDR5 ((MMDC_REGS_BASE + MMDC_MPSWDRDR5_OFFSET))
448#define MMDC_MPSWDRDR6 ((MMDC_REGS_BASE + MMDC_MPSWDRDR6_OFFSET))
449#define MMDC_MPSWDRDR7 ((MMDC_REGS_BASE + MMDC_MPSWDRDR7_OFFSET))
450#define MMDC_MPMUR ((MMDC_REGS_BASE + MMDC_MPMUR_OFFSET))
451#define MMDC_MPWRCADL ((MMDC_REGS_BASE + MMDC_MPWRCADL_OFFSET))
452#define MMDC_MPDCCR ((MMDC_REGS_BASE + MMDC_MPDCCR_OFFSET))
453#define MMDC_MPBC ((MMDC_REGS_BASE + MMDC_MPBC_OFFSET))
454#define MMDC_MPSWDRAR ((MMDC_REGS_BASE + MMDC_MPSWDRAR_OFFSET))
455
456/* MMDC registers bit defines */
457#define MMDC_MDCTL_SDE_0 (31)
458#define MMDC_MDCTL_SDE_1 (30)
459#define MMDC_MDCTL_ROW (24)
460#define MMDC_MDCTL_COL (20)
461#define MMDC_MDCTL_BL (19)
462#define MMDC_MDCTL_DSIZ (16)
463
464/* MDMISC */
465#define MMDC_MDMISC_CS0_RDY (31)
466#define MMDC_MDMISC_CS1_RDY (30)
467#define MMDC_MDMISC_CK1_DEL (22)
468#define MMDC_MDMISC_CK1_GATING (21)
469#define MMDC_MDMISC_CALIB_PER_CS (20)
470#define MMDC_MDMISC_ADDR_MIRROR (19)
471#define MMDC_MDMISC_LHD (18)
472#define MMDC_MDMISC_WALAT (16)
473#define MMDC_MDMISC_BI (12)
474#define MMDC_MDMISC_LPDDR2_S (11)
475#define MMDC_MDMISC_MIF3_MODE (9)
476#define MMDC_MDMISC_RALAT (6)
477#define MMDC_MDMISC_DDR_4_BANK (5)
478#define MMDC_MDMISC_DDR_TYPE (3)
479#define MMDC_MDMISC_RST (1)
480
481/* MPWLGCR */
482#define MMDC_MPWLGCR_WL_HW_ERR (8)
483
484/* MDSCR */
485#define MMDC_MDSCR_CMD_ADDR_MSB (24)
486#define MMDC_MDSCR_MR_OP (24)
487#define MMDC_MDSCR_CMD_ADDR_LSB (16)
488#define MMDC_MDSCR_MR_ADDR (16)
489#define MMDC_MDSCR_CON_REQ (15)
490#define MMDC_MDSCR_CON_ACK (14)
491#define MMDC_MDSCR_MRR_READ_DATA_VALID (10)
492#define MMDC_MDSCR_WL_EN (9)
493#define MMDC_MDSCR_CMD (4)
494#define MMDC_MDSCR_CMD_CS (3)
495#define MMDC_MDSCR_CMD_BA (0)
496
497/* MPZQHWCTRL */
498#define MMDC_MPZQHWCTRL_ZQ_HW_FOR (16)
499#define MMDC_MPZQHWCTRL_ZQ_MODE (0)
500
501/* MPZQSWCTRL */
502#define MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP (16)
503#define MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL (13)
504#define MMDC_MPZQSWCTRL_ZQ_SW_PD (12)
505#define MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL (7)
506#define MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL (2)
507#define MMDC_MPZQSWCTRL_ZQ_SW_RES (1)
508#define MMDC_MPZQSWCTRL_ZQ_SW_FOR (0)
509
510/* MPDGCTRL0 */
511#define MMDC_MPDGCTRL0_RST_RD_FIFO (31)
512#define MMDC_MPDGCTRL0_DG_CMP_CYC (30)
513#define MMDC_MPDGCTRL0_DG_DIS (29)
514#define MMDC_MPDGCTRL0_HW_DG_EN (28)
515#define MMDC_MPDGCTRL0_HW_DG_ERR (12)
516
517/* MPRDDLHWCTL */
518#define MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC (5)
519#define MMDC_MPRDDLHWCTL_HW_RD_DL_EN (4)
520#define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR (0)
521
522/* MPWRDLHWCTL */
523#define MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC (5)
524#define MMDC_MPWRDLHWCTL_HW_WR_DL_EN (4)
525#define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR (0)
526
527/* MPSWDAR */
528#define MMDC_MPSWDAR_TEST_DUMMY_EN (6)
529#define MMDC_MPSWDAR_SW_DUM_CMP3 (5)
530#define MMDC_MPSWDAR_SW_DUM_CMP2 (4)
531#define MMDC_MPSWDAR_SW_DUM_CMP1 (3)
532#define MMDC_MPSWDAR_SW_DUM_CMP0 (2)
533#define MMDC_MPSWDAR_SW_DUMMY_RD (1)
534#define MMDC_MPSWDAR_SW_DUMMY_WR (0)
535
536/* MADPCR0 */
537#define MMDC_MADPCR0_SBS (9)
538#define MMDC_MADPCR0_SBS_EN (8)
539
540/* MASBS1 */
541#define MMDC_MASBS1_SBS_VLD (0)
542#define MMDC_MASBS1_SBS_TYPE (1)
543
544/* MDREF */
545#define MMDC_MDREF_REF_CNT (16)
546#define MMDC_MDREF_REF_SEL (14)
547#define MMDC_MDREF_REFR (11)
548#define MMDC_MDREF_START_REF (0)
549
550/* MPWLGCR */
551#define MMDC_MPWLGCR_HW_WL_EN (0)
552
553/* MPBC */
554#define MMDC_MPBC_BIST_DM_LP_EN (0)
555#define MMDC_MPBC_BIST_CA0_LP_EN (1)
556#define MMDC_MPBC_BIST_DQ0_LP_EN (3)
557#define MMDC_MPBC_BIST_DQ1_LP_EN (4)
558#define MMDC_MPBC_BIST_DQ2_LP_EN (5)
559#define MMDC_MPBC_BIST_DQ3_LP_EN (6)
560
561/* MPMUR */
562#define MMDC_MPMUR_FRC_MSR (11)
563
564/* MPODTCTRL */
565#define MMDC_MPODTCTRL_ODT_RD_ACT_EN (3)
566#define MMDC_MPODTCTRL_ODT_RD_PAS_EN (2)
567#define MMDC_MPODTCTRL_ODT_WR_ACT_EN (1)
568#define MMDC_MPODTCTRL_ODT_WR_PAS_EN (0)
569
570/* MAPSR */
571#define MMDC_MAPSR_DVACK (25)
572#define MMDC_MAPSR_LPACK (24)
573#define MMDC_MAPSR_DVFS (21)
574#define MMDC_MAPSR_LPMD (20)
575
576/* MAARCR */
577#define MMDC_MAARCR_ARCR_EXC_ERR_EN (28)
578
579/* MPZQLP2CTL */
580#define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS (24)
581#define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL (16)
582#define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT (0)
583
584/* MDCFG3LP */
585#define MMDC_MDCFG3LP_tRC_LP (16)
586#define MMDC_MDCFG3LP_tRCD_LP (8)
587#define MMDC_MDCFG3LP_tRPpb_LP (4)
588#define MMDC_MDCFG3LP_tRPab_LP (0)
589
590/* MDOR */
591#define MMDC_MDOR_tXPR (16)
592#define MMDC_MDOR_SDE_to_RST (8)
593#define MMDC_MDOR_RST_to_CKE (0)
594
595/* MDCFG0 */
596#define MMDC_MDCFG0_tRFC (24)
597#define MMDC_MDCFG0_tXS (16)
598#define MMDC_MDCFG0_tXP (13)
599#define MMDC_MDCFG0_tXPDLL (9)
600#define MMDC_MDCFG0_tFAW (4)
601#define MMDC_MDCFG0_tCL (0)
602
603/* MDCFG1 */
604#define MMDC_MDCFG1_tRCD (29)
605#define MMDC_MDCFG1_tRP (26)
606#define MMDC_MDCFG1_tRC (21)
607#define MMDC_MDCFG1_tRAS (16)
608#define MMDC_MDCFG1_tRPA (15)
609#define MMDC_MDCFG1_tWR (9)
610#define MMDC_MDCFG1_tMRD (5)
611#define MMDC_MDCFG1_tCWL (0)
612
613/* MDCFG2 */
614#define MMDC_MDCFG2_tDLLK (16)
615#define MMDC_MDCFG2_tRTP (6)
616#define MMDC_MDCFG2_tWTR (3)
617#define MMDC_MDCFG2_tRRD (0)
618
619/* MDRWD */
620#define MMDC_MDRWD_tDAI (16)
621#define MMDC_MDRWD_RTW_SAME (12)
622#define MMDC_MDRWD_WTR_DIFF (9)
623#define MMDC_MDRWD_WTW_DIFF (6)
624#define MMDC_MDRWD_RTW_DIFF (3)
625#define MMDC_MDRWD_RTR_DIFF (0)
626
627/* MDPDC */
628#define MMDC_MDPDC_PRCT_1 (28)
629#define MMDC_MDPDC_PRCT_0 (24)
630#define MMDC_MDPDC_tCKE (16)
631#define MMDC_MDPDC_PWDT_1 (12)
632#define MMDC_MDPDC_PWDT_0 (8)
633#define MMDC_MDPDC_SLOW_PD (7)
634#define MMDC_MDPDC_BOTH_CS_PD (6)
635#define MMDC_MDPDC_tCKSRX (3)
636#define MMDC_MDPDC_tCKSRE (0)
637
638/* MDASP */
639#define MMDC_MDASP_CS0_END (0)
640
641/* MAEXIDR0 */
642#define MMDC_MAEXIDR0_EXC_ID_MONITOR1 (16)
643#define MMDC_MAEXIDR0_EXC_ID_MONITOR0 (0)
644
645/* MAEXIDR1 */
646#define MMDC_MAEXIDR1_EXC_ID_MONITOR3 (16)
647#define MMDC_MAEXIDR1_EXC_ID_MONITOR2 (0)
648
649/* MPWRDLCTL */
650#define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET3 (24)
651#define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET2 (16)
652#define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1 (8)
653#define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0 (0)
654
655/* MPRDDLCTL */
656#define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET3 (24)
657#define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET2 (16)
658#define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1 (8)
659#define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0 (0)
660
661/* MPWRDQBY0DL */
662#define MMDC_MPWRDQBY0DL_WR_DM0_DEL (30)
663#define MMDC_MPWRDQBY0DL_WR_DQ7_DEL (28)
664#define MMDC_MPWRDQBY0DL_WR_DQ6_DEL (24)
665#define MMDC_MPWRDQBY0DL_WR_DQ5_DEL (20)
666#define MMDC_MPWRDQBY0DL_WR_DQ4_DEL (16)
667#define MMDC_MPWRDQBY0DL_WR_DQ3_DEL (12)
668#define MMDC_MPWRDQBY0DL_WR_DQ2_DEL (8)
669#define MMDC_MPWRDQBY0DL_WR_DQ1_DEL (4)
670#define MMDC_MPWRDQBY0DL_WR_DQ0_DEL (0)
671
672/* MPWRDQBY1DL */
673#define MMDC_MPWRDQBY1DL_WR_DM1_DEL (30)
674#define MMDC_MPWRDQBY1DL_WR_DQ15_DEL (28)
675#define MMDC_MPWRDQBY1DL_WR_DQ14_DEL (24)
676#define MMDC_MPWRDQBY1DL_WR_DQ13_DEL (20)
677#define MMDC_MPWRDQBY1DL_WR_DQ12_DEL (16)
678#define MMDC_MPWRDQBY1DL_WR_DQ11_DEL (12)
679#define MMDC_MPWRDQBY1DL_WR_DQ10_DEL (8)
680#define MMDC_MPWRDQBY1DL_WR_DQ9_DEL (4)
681#define MMDC_MPWRDQBY1DL_WR_DQ8_DEL (0)
682
683/* MPWRDQBY2DL */
684#define MMDC_MPWRDQBY2DL_WR_DM2_DEL (30)
685#define MMDC_MPWRDQBY2DL_WR_DQ23_DEL (28)
686#define MMDC_MPWRDQBY2DL_WR_DQ22_DEL (24)
687#define MMDC_MPWRDQBY2DL_WR_DQ21_DEL (20)
688#define MMDC_MPWRDQBY2DL_WR_DQ20_DEL (16)
689#define MMDC_MPWRDQBY2DL_WR_DQ19_DEL (12)
690#define MMDC_MPWRDQBY2DL_WR_DQ18_DEL (8)
691#define MMDC_MPWRDQBY2DL_WR_DQ17_DEL (4)
692#define MMDC_MPWRDQBY2DL_WR_DQ16_DEL (0)
693
694/* MPWRDQBY3DL */
695#define MMDC_MPWRDQBY3DL_WR_DM3_DEL (30)
696#define MMDC_MPWRDQBY3DL_WR_DQ31_DEL (28)
697#define MMDC_MPWRDQBY3DL_WR_DQ30_DEL (24)
698#define MMDC_MPWRDQBY3DL_WR_DQ29_DEL (20)
699#define MMDC_MPWRDQBY3DL_WR_DQ28_DEL (16)
700#define MMDC_MPWRDQBY3DL_WR_DQ27_DEL (12)
701#define MMDC_MPWRDQBY3DL_WR_DQ26_DEL (8)
702#define MMDC_MPWRDQBY3DL_WR_DQ25_DEL (4)
703#define MMDC_MPWRDQBY3DL_WR_DQ24_DEL (0)
704
705/* Fields masks */
706#define MMDC_MDCTL_SDE_0_MASK ((0x1 << MMDC_MDCTL_SDE_0))
707#define MMDC_MDCTL_SDE_1_MASK ((0x1 << MMDC_MDCTL_SDE_1))
708#define MMDC_MDCTL_BL_MASK ((0x1 << MMDC_MDCTL_BL))
709#define MMDC_MDCTL_ROW_MASK ((0x7 << MMDC_MDCTL_ROW))
710#define MMDC_MDCTL_COL_MASK ((0x7 << MMDC_MDCTL_COL))
711#define MMDC_MDCTL_DSIZ_MASK ((0x3 << MMDC_MDCTL_DSIZ))
712
713/* MDMISC */
714#define MMDC_MDMISC_CS0_RDY_MASK ((0x1 << MMDC_MDMISC_CS0_RDY))
715#define MMDC_MDMISC_CS1_RDY_MASK ((0x1 << MMDC_MDMISC_CS1_RDY))
716#define MMDC_MDMISC_CK1_DEL_MASK ((0x3 << MMDC_MDMISC_CK1_DEL))
717#define MMDC_MDMISC_CK1_GATING_MASK ((0x1 << MMDC_MDMISC_CK1_GATING))
718#define MMDC_MDMISC_CALIB_PER_CS_MASK ((0x1 << MMDC_MDMISC_CALIB_PER_CS))
719#define MMDC_MDMISC_ADDR_MIRROR_MASK ((0x1 << MMDC_MDMISC_ADDR_MIRROR))
720#define MMDC_MDMISC_LHD_MASK ((0x1 << MMDC_MDMISC_LHD))
721#define MMDC_MDMISC_WALAT_MASK ((0x3 << MMDC_MDMISC_WALAT))
722#define MMDC_MDMISC_BI_MASK ((0x1 << MMDC_MDMISC_BI))
723#define MMDC_MDMISC_LPDDR2_S_MASK ((0x1 << MMDC_MDMISC_LPDDR2_S))
724#define MMDC_MDMISC_MIF3_MODE_MASK ((0x3 << MMDC_MDMISC_MIF3_MODE))
725#define MMDC_MDMISC_RALAT_MASK ((0x7 << MMDC_MDMISC_RALAT))
726#define MMDC_MDMISC_DDR_4_BANK_MASK ((0x1 << MMDC_MDMISC_DDR_4_BANK))
727#define MMDC_MDMISC_DDR_TYPE_MASK ((0x3 << MMDC_MDMISC_DDR_TYPE))
728#define MMDC_MDMISC_RST_MASK ((0x1 << MMDC_MDMISC_RST))
729
730/* MPWLGCR */
731#define MMDC_MPWLGCR_WL_HW_ERR_MASK ((0xf << MMDC_MPWLGCR_WL_HW_ERR))
732
733/* MDSCR */
734#define MMDC_MDSCR_CMD_ADDR_MSB_MASK ((0xff << MMDC_MDSCR_CMD_ADDR_MSB))
735#define MMDC_MDSCR_MR_OP_MASK ((0xff << MMDC_MDSCR_MR_OP))
736#define MMDC_MDSCR_CMD_ADDR_LSB_MASK ((0xff << MMDC_MDSCR_CMD_ADDR_LSB))
737#define MMDC_MDSCR_MR_ADDR_MASK ((0xff << MMDC_MDSCR_MR_ADDR))
738#define MMDC_MDSCR_CON_REQ_MASK ((0x1 << MMDC_MDSCR_CON_REQ))
739#define MMDC_MDSCR_CON_ACK_MASK ((0x1 << MMDC_MDSCR_CON_ACK))
740#define MMDC_MDSCR_MRR_READ_DATA_VALID_MASK ((0x1 << MMDC_MDSCR_MRR_READ_DATA_VALID))
741#define MMDC_MDSCR_WL_EN_MASK ((0x1 << MMDC_MDSCR_WL_EN))
742#define MMDC_MDSCR_CMD_MASK ((0x7 << MMDC_MDSCR_CMD))
743#define MMDC_MDSCR_CMD_CS_MASK ((0x1 << MMDC_MDSCR_CMD_CS))
744#define MMDC_MDSCR_CMD_BA_MASK ((0x7 << MMDC_MDSCR_CMD_BA))
745
746/* MPZQHWCTRL */
747#define MMDC_MPZQHWCTRL_ZQ_HW_FOR_MASK ((0x1 << MMDC_MPZQHWCTRL_ZQ_HW_FOR))
748#define MMDC_MPZQHWCTRL_ZQ_MODE_MASK ((0x3 << MMDC_MPZQHWCTRL_ZQ_MODE))
749
750/* MPZQSWCTRL */
751#define MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP_MASK ((0x3 << MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP))
752#define MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL_MASK ((0x1 << MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL))
753#define MMDC_MPZQSWCTRL_ZQ_SW_PD_MASK ((0x1 << MMDC_MPZQSWCTRL_ZQ_SW_PD))
754#define MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL_MASK ((0x1f << MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL))
755#define MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL_MASK ((0x1f << MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL))
756#define MMDC_MPZQSWCTRL_ZQ_SW_RES_MASK ((0x1 << MMDC_MPZQSWCTRL_ZQ_SW_RES))
757#define MMDC_MPZQSWCTRL_ZQ_SW_FOR_MASK ((0x1 << MMDC_MPZQSWCTRL_ZQ_SW_FOR))
758
759/* MPDGCTRL0 */
760#define MMDC_MPDGCTRL0_RST_RD_FIFO_MASK ((0x1 << MMDC_MPDGCTRL0_RST_RD_FIFO))
761#define MMDC_MPDGCTRL0_DG_CMP_CYC_MASK ((0x1 << MMDC_MPDGCTRL0_DG_CMP_CYC))
762#define MMDC_MPDGCTRL0_DG_DIS_MASK ((0x1 << MMDC_MPDGCTRL0_DG_DIS))
763#define MMDC_MPDGCTRL0_HW_DG_EN_MASK ((0x1 << MMDC_MPDGCTRL0_HW_DG_EN))
764#define MMDC_MPDGCTRL0_HW_DG_ERR_MASK ((0x1 << MMDC_MPDGCTRL0_HW_DG_ERR))
765
766/* MPRDDLHWCTL */
767#define MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC_MASK ((0x1 << MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC))
768#define MMDC_MPRDDLHWCTL_HW_RD_DL_EN_MASK ((0x1 << MMDC_MPRDDLHWCTL_HW_RD_DL_EN))
769#define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR_MASK ((0xf << MMDC_MPRDDLHWCTL_HW_RD_DL_ERR))
770
771/* MPWRDLHWCTL */
772#define MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC_MASK ((0x1 << MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC))
773#define MMDC_MPWRDLHWCTL_HW_WR_DL_EN_MASK ((0x1 << MMDC_MPWRDLHWCTL_HW_WR_DL_EN))
774#define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR_MASK ((0xf << MMDC_MPWRDLHWCTL_HW_WR_DL_ERR))
775
776/* MPSWDAR */
777#define MMDC_MPSWDAR_TEST_DUMMY_EN_MASK ((0x1 << MMDC_MPSWDAR_TEST_DUMMY_EN))
778#define MMDC_MPSWDAR_SW_DUM_CMP3_MASK ((0x1 << MMDC_MPSWDAR_SW_DUM_CMP3))
779#define MMDC_MPSWDAR_SW_DUM_CMP2_MASK ((0x1 << MMDC_MPSWDAR_SW_DUM_CMP2))
780#define MMDC_MPSWDAR_SW_DUM_CMP1_MASK ((0x1 << MMDC_MPSWDAR_SW_DUM_CMP1))
781#define MMDC_MPSWDAR_SW_DUM_CMP0_MASK ((0x1 << MMDC_MPSWDAR_SW_DUM_CMP0))
782#define MMDC_MPSWDAR_SW_DUMMY_RD_MASK ((0x1 << MMDC_MPSWDAR_SW_DUMMY_RD))
783#define MMDC_MPSWDAR_SW_DUMMY_WR_MASK ((0x1 << MMDC_MPSWDAR_SW_DUMMY_WR))
784
785/* MADPCR0 */
786#define MMDC_MADPCR0_SBS_MASK ((0x1 << MMDC_MADPCR0_SBS))
787#define MMDC_MADPCR0_SBS_EN_MASK ((0x1 << MMDC_MADPCR0_SBS_EN))
788
789/* MASBS1 */
790#define MMDC_MASBS1_SBS_VLD_MASK ((0x1 << MMDC_MASBS1_SBS_VLD))
791#define MMDC_MASBS1_SBS_TYPE_MASK ((0x1 << MMDC_MASBS1_SBS_TYPE))
792
793/* MDREF */
794#define MMDC_MDREF_REF_CNT_MASK ((0xffff << MMDC_MDREF_REF_CNT))
795#define MMDC_MDREF_REF_SEL_MASK ((0x3 << MMDC_MDREF_REF_SEL))
796#define MMDC_MDREF_REFR_MASK ((0x7 << MMDC_MDREF_REFR))
797#define MMDC_MDREF_START_REF_MASK ((0x1 << MMDC_MDREF_START_REF))
798
799/* MPWLGCR */
800#define MMDC_MPWLGCR_HW_WL_EN_MASK ((0x1 << MMDC_MPWLGCR_HW_WL_EN))
801
802/* MPBC */
803#define MMDC_MPBC_BIST_DM_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DM_LP_EN))
804#define MMDC_MPBC_BIST_CA0_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_CA0_LP_EN))
805#define MMDC_MPBC_BIST_DQ0_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DQ0_LP_EN))
806#define MMDC_MPBC_BIST_DQ1_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DQ1_LP_EN))
807#define MMDC_MPBC_BIST_DQ2_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DQ2_LP_EN))
808#define MMDC_MPBC_BIST_DQ3_LP_EN_MASK ((0x1 << MMDC_MPBC_BIST_DQ3_LP_EN))
809#define MMDC_MPBC_BIST_DQ_LP_EN_MASK ((0xf << MMDC_MPBC_BIST_DQ0_LP_EN))
810
811/* MPMUR */
812#define MMDC_MPMUR_FRC_MSR_MASK ((0x1 << MMDC_MPMUR_FRC_MSR))
813
814/* MPODTCTRL */
815#define MMDC_MPODTCTRL_ODT_RD_ACT_EN_MASK ((0x1 << MMDC_MPODTCTRL_ODT_RD_ACT_EN))
816#define MMDC_MPODTCTRL_ODT_RD_PAS_EN_MASK ((0x1 << MMDC_MPODTCTRL_ODT_RD_PAS_EN))
817#define MMDC_MPODTCTRL_ODT_WR_ACT_EN_MASK ((0x1 << MMDC_MPODTCTRL_ODT_WR_ACT_EN))
818#define MMDC_MPODTCTRL_ODT_WR_PAS_EN_MASK ((0x1 << MMDC_MPODTCTRL_ODT_WR_PAS_EN))
819
820/* MAPSR */
821#define MMDC_MAPSR_DVACK_MASK ((0x1 << MMDC_MAPSR_DVACK))
822#define MMDC_MAPSR_LPACK_MASK ((0x1 << MMDC_MAPSR_LPACK))
823#define MMDC_MAPSR_DVFS_MASK ((0x1 << MMDC_MAPSR_DVFS))
824#define MMDC_MAPSR_LPMD_MASK ((0x1 << MMDC_MAPSR_LPMD))
825
826/* MAARCR */
827#define MMDC_MAARCR_ARCR_EXC_ERR_EN_MASK ((0x1 << MMDC_MAARCR_ARCR_EXC_ERR_EN))
828
829/* MPZQLP2CTL */
830#define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS_MASK ((0x7f << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS))
831#define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL_MASK ((0xff << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL))
832#define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT_MASK ((0x1ff << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT))
833
834/* MDCFG3LP */
835#define MMDC_MDCFG3LP_tRC_LP_MASK ((0x3f << MMDC_MDCFG3LP_tRC_LP))
836#define MMDC_MDCFG3LP_tRCD_LP_MASK ((0xf << MMDC_MDCFG3LP_tRCD_LP))
837#define MMDC_MDCFG3LP_tRPpb_LP_MASK ((0xf << MMDC_MDCFG3LP_tRPpb_LP))
838#define MMDC_MDCFG3LP_tRPab_LP_MASK ((0xf << MMDC_MDCFG3LP_tRPab_LP))
839
840/* MDOR */
841#define MMDC_MDOR_tXPR_MASK ((0xff << MMDC_MDOR_tXPR))
842#define MMDC_MDOR_SDE_to_RST_MASK ((0x3f << MMDC_MDOR_SDE_to_RST))
843#define MMDC_MDOR_RST_to_CKE_MASK ((0x3f << MMDC_MDOR_RST_to_CKE))
844
845/* MDCFG0 */
846#define MMDC_MDCFG0_tRFC_MASK ((0xff << MMDC_MDCFG0_tRFC))
847#define MMDC_MDCFG0_tXS_MASK ((0xff << MMDC_MDCFG0_tXS))
848#define MMDC_MDCFG0_tXP_MASK ((0x7 << MMDC_MDCFG0_tXP))
849#define MMDC_MDCFG0_tXPDLL_MASK ((0xf << MMDC_MDCFG0_tXPDLL))
850#define MMDC_MDCFG0_tFAW_MASK ((0x1f << MMDC_MDCFG0_tFAW))
851#define MMDC_MDCFG0_tCL_MASK ((0xf << MMDC_MDCFG0_tCL))
852
853/* MDCFG1 */
854#define MMDC_MDCFG1_tRCD_MASK ((0x7 << MMDC_MDCFG1_tRCD))
855#define MMDC_MDCFG1_tRP_MASK ((0x7 << MMDC_MDCFG1_tRP))
856#define MMDC_MDCFG1_tRC_MASK ((0x1f << MMDC_MDCFG1_tRC))
857#define MMDC_MDCFG1_tRAS_MASK ((0x1f << MMDC_MDCFG1_tRAS))
858#define MMDC_MDCFG1_tRPA_MASK ((0x1 << MMDC_MDCFG1_tRPA))
859#define MMDC_MDCFG1_tWR_MASK ((0x7 << MMDC_MDCFG1_tWR))
860#define MMDC_MDCFG1_tMRD_MASK ((0xf << MMDC_MDCFG1_tMRD))
861#define MMDC_MDCFG1_tCWL_MASK ((0x7 << MMDC_MDCFG1_tCWL))
862
863/* MDCFG2 */
864#define MMDC_MDCFG2_tDLLK_MASK ((0x1ff << MMDC_MDCFG2_tDLLK))
865#define MMDC_MDCFG2_tRTP_MASK ((0x7 << MMDC_MDCFG2_tRTP))
866#define MMDC_MDCFG2_tWTR_MASK ((0x7 << MMDC_MDCFG2_tWTR))
867#define MMDC_MDCFG2_tRRD_MASK ((0x7 << MMDC_MDCFG2_tRRD))
868
869/* MDRWD */
870#define MMDC_MDRWD_tDAI_MASK ((0x1fff << MMDC_MDRWD_tDAI))
871#define MMDC_MDRWD_RTW_SAME_MASK ((0x7 << MMDC_MDRWD_RTW_SAME))
872#define MMDC_MDRWD_WTR_DIFF_MASK ((0x7 << MMDC_MDRWD_WTR_DIFF))
873#define MMDC_MDRWD_WTW_DIFF_MASK ((0x7 << MMDC_MDRWD_WTW_DIFF))
874#define MMDC_MDRWD_RTW_DIFF_MASK ((0x7 << MMDC_MDRWD_RTW_DIFF))
875#define MMDC_MDRWD_RTR_DIFF_MASK ((0x7 << MMDC_MDRWD_RTR_DIFF))
876
877/* MDPDC */
878#define MMDC_MDPDC_PRCT_1_MASK ((0x7 << MMDC_MDPDC_PRCT_1))
879#define MMDC_MDPDC_PRCT_0_MASK ((0x7 << MMDC_MDPDC_PRCT_0))
880#define MMDC_MDPDC_tCKE_MASK ((0x7 << MMDC_MDPDC_tCKE))
881#define MMDC_MDPDC_PWDT_1_MASK ((0xf << MMDC_MDPDC_PWDT_1))
882#define MMDC_MDPDC_PWDT_0_MASK ((0xf << MMDC_MDPDC_PWDT_0))
883#define MMDC_MDPDC_SLOW_PD_MASK ((0x1 << MMDC_MDPDC_SLOW_PD))
884#define MMDC_MDPDC_BOTH_CS_PD_MASK ((0x1 << MMDC_MDPDC_BOTH_CS_PD))
885#define MMDC_MDPDC_tCKSRX_MASK ((0x7 << MMDC_MDPDC_tCKSRX))
886#define MMDC_MDPDC_tCKSRE_MASK ((0x7 << MMDC_MDPDC_tCKSRE))
887
888/* MDASP */
889#define MMDC_MDASP_CS0_END_MASK ((0x7f << MMDC_MDASP_CS0_END))
890
891/* MAEXIDR0 */
892#define MMDC_MAEXIDR0_EXC_ID_MONITOR1_MASK ((0xffff << MMDC_MAEXIDR0_EXC_ID_MONITOR1))
893#define MMDC_MAEXIDR0_EXC_ID_MONITOR0_MASK ((0xffff << MMDC_MAEXIDR0_EXC_ID_MONITOR0))
894
895/* MAEXIDR1 */
896#define MMDC_MAEXIDR1_EXC_ID_MONITOR3_MASK ((0xffff << MMDC_MAEXIDR1_EXC_ID_MONITOR3))
897#define MMDC_MAEXIDR1_EXC_ID_MONITOR2_MASK ((0xffff << MMDC_MAEXIDR1_EXC_ID_MONITOR2))
898
899/* MPWRDLCTL */
900#define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET3_MASK ((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET3))
901#define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET2_MASK ((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET2))
902#define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1_MASK ((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1))
903#define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0_MASK ((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0))
904
905/* MPRDDLCTL */
906#define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET3_MASK ((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET3))
907#define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET2_MASK ((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET2))
908#define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1_MASK ((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1))
909#define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0_MASK ((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0))
910
911/* MPWRDQBY0DL */
912#define MMDC_MPWRDQBY0DL_WR_DM0_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DM0_DEL))
913#define MMDC_MPWRDQBY0DL_WR_DQ7_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ7_DEL))
914#define MMDC_MPWRDQBY0DL_WR_DQ6_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ6_DEL))
915#define MMDC_MPWRDQBY0DL_WR_DQ5_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ5_DEL))
916#define MMDC_MPWRDQBY0DL_WR_DQ4_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ4_DEL))
917#define MMDC_MPWRDQBY0DL_WR_DQ3_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ3_DEL))
918#define MMDC_MPWRDQBY0DL_WR_DQ2_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ2_DEL))
919#define MMDC_MPWRDQBY0DL_WR_DQ1_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ1_DEL))
920#define MMDC_MPWRDQBY0DL_WR_DQ0_DEL_MASK ((0x3f << MMDC_MPWRDQBY0DL_WR_DQ0_DEL))
921
922/* MPWRDQBY1DL */
923#define MMDC_MPWRDQBY1DL_WR_DM1_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DM1_DEL))
924#define MMDC_MPWRDQBY1DL_WR_DQ15_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ15_DEL))
925#define MMDC_MPWRDQBY1DL_WR_DQ14_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ14_DEL))
926#define MMDC_MPWRDQBY1DL_WR_DQ13_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ13_DEL))
927#define MMDC_MPWRDQBY1DL_WR_DQ12_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ12_DEL))
928#define MMDC_MPWRDQBY1DL_WR_DQ11_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ11_DEL))
929#define MMDC_MPWRDQBY1DL_WR_DQ10_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ10_DEL))
930#define MMDC_MPWRDQBY1DL_WR_DQ9_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ9_DEL))
931#define MMDC_MPWRDQBY1DL_WR_DQ8_DEL_MASK ((0x3f << MMDC_MPWRDQBY1DL_WR_DQ8_DEL))
932
933/* MPWRDQBY2DL */
934#define MMDC_MPWRDQBY2DL_WR_DM2_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DM2_DEL))
935#define MMDC_MPWRDQBY2DL_WR_DQ23_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ23_DEL))
936#define MMDC_MPWRDQBY2DL_WR_DQ22_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ22_DEL))
937#define MMDC_MPWRDQBY2DL_WR_DQ21_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ21_DEL))
938#define MMDC_MPWRDQBY2DL_WR_DQ20_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ20_DEL))
939#define MMDC_MPWRDQBY2DL_WR_DQ19_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ19_DEL))
940#define MMDC_MPWRDQBY2DL_WR_DQ18_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ18_DEL))
941#define MMDC_MPWRDQBY2DL_WR_DQ17_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ17_DEL))
942#define MMDC_MPWRDQBY2DL_WR_DQ16_DEL_MASK ((0x3f << MMDC_MPWRDQBY2DL_WR_DQ16_DEL))
943
944/* MPWRDQBY3DL */
945#define MMDC_MPWRDQBY3DL_WR_DM3_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DM3_DEL))
946#define MMDC_MPWRDQBY3DL_WR_DQ31_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ31_DEL))
947#define MMDC_MPWRDQBY3DL_WR_DQ30_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ30_DEL))
948#define MMDC_MPWRDQBY3DL_WR_DQ29_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ29_DEL))
949#define MMDC_MPWRDQBY3DL_WR_DQ28_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ28_DEL))
950#define MMDC_MPWRDQBY3DL_WR_DQ27_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ27_DEL))
951#define MMDC_MPWRDQBY3DL_WR_DQ26_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ26_DEL))
952#define MMDC_MPWRDQBY3DL_WR_DQ25_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ25_DEL))
953#define MMDC_MPWRDQBY3DL_WR_DQ24_DEL_MASK ((0x3f << MMDC_MPWRDQBY3DL_WR_DQ24_DEL))
954
Bai Pingb1b61c62019-07-22 01:24:42 +0000955#define SNVS_LPCR_DPEN (0x20)
956#define SNVS_LPCR_SRTC_ENV (0x1)
957
Fabio Estevamecb3ed62019-10-23 11:08:55 -0300958#define SRC_BASE_ADDR CMC1_RBASE
959#define IRAM_BASE_ADDR OCRAM_0_BASE
960#define IOMUXC_BASE_ADDR IOMUXC1_RBASE
961
Peng Fan8fb02222017-02-22 16:21:40 +0800962#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
963
964#include <asm/types.h>
965
966struct fuse_word {
967 u32 fuse;
968 u32 rsvd[3];
969};
970
971struct ocotp_regs {
972 u32 ctrl;
973 u32 ctrl_set;
974 u32 ctrl_clr;
975 u32 ctrl_tog;
976 u32 pdn;
977 u32 rsvd0[3];
978 u32 data;
979 u32 rsvd1[3];
980 u32 read_ctrl;
981 u32 rsvd2[3];
982 u32 read_fuse_data;
983 u32 rsvd3[3];
984 u32 sw_sticky;
985 u32 rsvd4[3];
986 u32 scs;
987 u32 scs_set;
988 u32 scs_clr;
989 u32 scs_tog;
990 u32 out_status;
991 u32 out_status_set;
992 u32 out_status_clr;
993 u32 out_status_tog;
994 u32 startword;
995 u32 rsvd5[3];
996 u32 version;
997 u32 rsvd6[19];
998 struct fuse_word mem_repair[8];
999 u32 rsvd7[0xa8];
1000
1001 /* fuse banks */
1002 struct fuse_bank {
1003 u32 fuse_regs[0x20];
1004 } bank[0];
1005};
1006
1007struct fuse_bank1_regs {
1008 u32 lock0;
1009 u32 rsvd0[3];
1010 u32 lock1;
1011 u32 rsvd1[3];
1012 u32 lock2;
1013 u32 rsvd2[3];
1014 u32 cfg0;
1015 u32 rsvd3[3];
1016 u32 cfg1;
1017 u32 rsvd4[3];
1018 u32 cfg2;
1019 u32 rsvd5[3];
1020 u32 cfg3;
1021 u32 rsvd6[3];
1022 u32 cfg4;
1023 u32 rsvd7[3];
1024};
1025
1026struct fuse_bank2_regs {
1027 struct fuse_word boot[8];
1028};
1029
1030struct fuse_bank3_regs {
1031 u32 mem0;
1032 u32 rsvd0[3];
1033 u32 mem1;
1034 u32 rsvd1[3];
1035 u32 mem2;
1036 u32 rsvd2[3];
1037 u32 mem3;
1038 u32 rsvd3[3];
1039 u32 ana0;
1040 u32 rsvd4[3];
1041 u32 ana1;
1042 u32 rsvd5[3];
1043 u32 ana2;
1044 u32 rsvd6[3];
1045 u32 ana3;
1046 u32 rsvd7[3];
1047};
1048
1049struct fuse_bank7_regs {
1050 u32 sjc_resp0;
1051 u32 rsvd0[3];
1052 u32 sjc_resp1;
1053 u32 rsvd1[3];
1054 u32 gp0;
1055 u32 rsvd2[3];
1056 u32 gp1;
1057 u32 rsvd3[3];
1058 u32 gp2;
1059 u32 rsvd4[3];
1060 u32 gp3;
1061 u32 rsvd5[3];
1062 u32 gp4;
1063 u32 rsvd6[3];
1064 u32 gp5;
1065 u32 rsvd7[3];
1066};
1067
1068struct usbphy_regs {
1069 u32 usbphy_pwd; /* 0x000 */
1070 u32 usbphy_pwd_set; /* 0x004 */
1071 u32 usbphy_pwd_clr; /* 0x008 */
1072 u32 usbphy_pwd_tog; /* 0x00c */
1073 u32 usbphy_tx; /* 0x010 */
1074 u32 usbphy_tx_set; /* 0x014 */
1075 u32 usbphy_tx_clr; /* 0x018 */
1076 u32 usbphy_tx_tog; /* 0x01c */
1077 u32 usbphy_rx; /* 0x020 */
1078 u32 usbphy_rx_set; /* 0x024 */
1079 u32 usbphy_rx_clr; /* 0x028 */
1080 u32 usbphy_rx_tog; /* 0x02c */
1081 u32 usbphy_ctrl; /* 0x030 */
1082 u32 usbphy_ctrl_set; /* 0x034 */
1083 u32 usbphy_ctrl_clr; /* 0x038 */
1084 u32 usbphy_ctrl_tog; /* 0x03c */
1085 u32 usbphy_status; /* 0x040 */
1086 u32 reserved0[3];
1087 u32 usbphy_debug0; /* 0x050 */
1088 u32 usbphy_debug0_set; /* 0x054 */
1089 u32 usbphy_debug0_clr; /* 0x058 */
1090 u32 usbphy_debug0_tog; /* 0x05c */
1091 u32 reserved1[4];
1092 u32 usbphy_debug1; /* 0x070 */
1093 u32 usbphy_debug1_set; /* 0x074 */
1094 u32 usbphy_debug1_clr; /* 0x078 */
1095 u32 usbphy_debug1_tog; /* 0x07c */
1096 u32 usbphy_version; /* 0x080 */
1097 u32 reserved2[7];
1098 u32 usb1_pll_480_ctrl; /* 0x0a0 */
1099 u32 usb1_pll_480_ctrl_set; /* 0x0a4 */
1100 u32 usb1_pll_480_ctrl_clr; /* 0x0a8 */
1101 u32 usb1_pll_480_ctrl_tog; /* 0x0ac */
1102 u32 reserved3[4];
1103 u32 usb1_vbus_detect; /* 0xc0 */
1104 u32 usb1_vbus_detect_set; /* 0xc4 */
1105 u32 usb1_vbus_detect_clr; /* 0xc8 */
1106 u32 usb1_vbus_detect_tog; /* 0xcc */
1107 u32 usb1_vbus_det_stat; /* 0xd0 */
1108 u32 reserved4[3];
1109 u32 usb1_chrg_detect; /* 0xe0 */
1110 u32 usb1_chrg_detect_set; /* 0xe4 */
1111 u32 usb1_chrg_detect_clr; /* 0xe8 */
1112 u32 usb1_chrg_detect_tog; /* 0xec */
1113 u32 usb1_chrg_det_stat; /* 0xf0 */
1114 u32 reserved5[3];
1115 u32 usbphy_anactrl; /* 0x100 */
1116 u32 usbphy_anactrl_set; /* 0x104 */
1117 u32 usbphy_anactrl_clr; /* 0x108 */
1118 u32 usbphy_anactrl_tog; /* 0x10c */
1119 u32 usb1_loopback; /* 0x110 */
1120 u32 usb1_loopback_set; /* 0x114 */
1121 u32 usb1_loopback_clr; /* 0x118 */
1122 u32 usb1_loopback_tog; /* 0x11c */
1123 u32 usb1_loopback_hsfscnt; /* 0x120 */
1124 u32 usb1_loopback_hsfscnt_set; /* 0x124 */
1125 u32 usb1_loopback_hsfscnt_clr; /* 0x128 */
1126 u32 usb1_loopback_hsfscnt_tog; /* 0x12c */
1127 u32 usphy_trim_override_en; /* 0x130 */
1128 u32 usphy_trim_override_en_set; /* 0x134 */
1129 u32 usphy_trim_override_en_clr; /* 0x138 */
1130 u32 usphy_trim_override_en_tog; /* 0x13c */
1131 u32 usb1_pfda_ctrl1; /* 0x140 */
1132 u32 usb1_pfda_ctrl1_set; /* 0x144 */
1133 u32 usb1_pfda_ctrl1_clr; /* 0x148 */
1134 u32 usb1_pfda_ctrl1_tog; /* 0x14c */
1135};
1136
Peng Fanb1d6be92019-07-22 01:24:37 +00001137struct bootrom_sw_info {
1138 u8 reserved_1;
1139 u8 boot_dev_instance;
1140 u8 boot_dev_type;
1141 u8 reserved_2;
1142 u32 core_freq;
1143 u32 axi_freq;
1144 u32 ddr_freq;
1145 u32 rom_tick_freq;
1146 u32 reserved_3[3];
1147};
Peng Fan8fb02222017-02-22 16:21:40 +08001148
1149#define is_boot_from_usb(void) (!(readl(USB_PHY0_BASE_ADDR) & (1<<20)))
1150#define disconnect_from_pc(void) writel(0x0, USBOTG0_RBASE + 0x140)
1151
1152#endif
1153
1154#endif /* _MX7ULP_REGS_H_*/