blob: 02084546b2f14d2a1840d50936d4e163fa70e534 [file] [log] [blame]
wdenk544e9732004-02-06 23:19:44 +00001/*----------------------------------------------------------------------------+
2|
3| This source code has been made available to you by IBM on an AS-IS
4| basis. Anyone receiving this source is licensed under IBM
5| copyrights to use it in any way he or she deems fit, including
6| copying it, modifying it, compiling it, and redistributing it either
7| with or without modifications. No license under IBM patents or
8| patent applications is to be implied by the copyright license.
9|
10| Any user of this software should understand that IBM cannot provide
11| technical support for this software and will not be responsible for
12| any consequences resulting from the use of this software.
13|
14| Any person who transfers this source code or any derivative work
15| must include the IBM copyright notice, this paragraph, and the
16| preceding two paragraphs in the transferred software.
17|
18| COPYRIGHT I B M CORPORATION 1999
19| LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
20+----------------------------------------------------------------------------*/
21/*----------------------------------------------------------------------------+
22|
23| File Name: enetemac.h
24|
25| Function: Header file for the EMAC3 macro on the 405GP.
26|
27| Author: Mark Wisner
28|
29| Change Activity-
30|
31| Date Description of Change BY
32| --------- --------------------- ---
33| 29-Apr-99 Created MKW
34|
35+----------------------------------------------------------------------------*/
36/*----------------------------------------------------------------------------+
37| 19-Nov-03 Travis Sawyer, Sandburst Corporation, tsawyer@sandburst.com
38| ported to handle 440GP and 440GX multiple EMACs
39+----------------------------------------------------------------------------*/
40
Stefan Roese0c7ffc02005-08-16 18:18:00 +020041#ifndef _PPC4XX_ENET_H_
42#define _PPC4XX_ENET_H_
wdenk544e9732004-02-06 23:19:44 +000043
wdenk544e9732004-02-06 23:19:44 +000044#include <net.h>
45#include "405_mal.h"
46
47
48/*-----------------------------------------------------------------------------+
49| General enternet defines. 802 frames are not supported.
50+-----------------------------------------------------------------------------*/
51#define ENET_ADDR_LENGTH 6
52#define ENET_ARPTYPE 0x806
53#define ARP_REQUEST 1
54#define ARP_REPLY 2
55#define ENET_IPTYPE 0x800
56#define ARP_CACHE_SIZE 5
57
58#define NUM_TX_BUFF 1
59#define NUM_RX_BUFF PKTBUFSRX
60
61struct enet_frame {
62 unsigned char dest_addr[ENET_ADDR_LENGTH];
63 unsigned char source_addr[ENET_ADDR_LENGTH];
64 unsigned short type;
65 unsigned char enet_data[1];
66};
67
68struct arp_entry {
69 unsigned long inet_address;
70 unsigned char mac_address[ENET_ADDR_LENGTH];
71 unsigned long valid;
72 unsigned long sec;
73 unsigned long nsec;
74};
75
76
77/* Statistic Areas */
78#define MAX_ERR_LOG 10
79
80typedef struct emac_stats_st{ /* Statistic Block */
81 int data_len_err;
82 int rx_frames;
83 int rx;
84 int rx_prot_err;
85 int int_err;
Stefan Roese0c7ffc02005-08-16 18:18:00 +020086 int pkts_tx;
87 int pkts_rx;
88 int pkts_handled;
wdenk544e9732004-02-06 23:19:44 +000089 short tx_err_log[MAX_ERR_LOG];
90 short rx_err_log[MAX_ERR_LOG];
91} EMAC_STATS_ST, *EMAC_STATS_PST;
92
Stefan Roese0c7ffc02005-08-16 18:18:00 +020093/* Structure containing variables used by the shared code (4xx_enet.c) */
94typedef struct emac_4xx_hw_st {
wdenk544e9732004-02-06 23:19:44 +000095 uint32_t hw_addr; /* EMAC offset */
96 uint32_t tah_addr; /* TAH offset */
97 uint32_t phy_id;
98 uint32_t phy_addr;
99 uint32_t original_fc;
100 uint32_t txcw;
101 uint32_t autoneg_failed;
102 uint32_t emac_ier;
103 volatile mal_desc_t *tx;
104 volatile mal_desc_t *rx;
Stefan Roese9c2a6472007-10-31 18:01:24 +0100105 u32 tx_phys;
106 u32 rx_phys;
wdenk544e9732004-02-06 23:19:44 +0000107 bd_t *bis; /* for eth_init upon mal error */
108 mal_desc_t *alloc_tx_buf;
109 mal_desc_t *alloc_rx_buf;
110 char *txbuf_ptr;
111 uint16_t devnum;
112 int get_link_status;
113 int tbi_compatibility_en;
114 int tbi_compatibility_on;
115 int fc_send_xon;
116 int report_tx_early;
117 int first_init;
118 int tx_err_index;
119 int rx_err_index;
120 int rx_slot; /* MAL Receive Slot */
121 int rx_i_index; /* Receive Interrupt Queue Index */
122 int rx_u_index; /* Receive User Queue Index */
123 int tx_slot; /* MAL Transmit Slot */
124 int tx_i_index; /* Transmit Interrupt Queue Index */
125 int tx_u_index; /* Transmit User Queue Index */
126 int rx_ready[NUM_RX_BUFF]; /* Receive Ready Queue */
127 int tx_run[NUM_TX_BUFF]; /* Transmit Running Queue */
128 int is_receiving; /* sync with eth interrupt */
129 int print_speed; /* print speed message upon start */
130 EMAC_STATS_ST stats;
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200131} EMAC_4XX_HW_ST, *EMAC_4XX_HW_PST;
wdenk544e9732004-02-06 23:19:44 +0000132
133
Stefan Roese56291f32008-03-11 15:11:18 +0100134#if defined(CONFIG_440GX) || defined(CONFIG_460GT)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100135#define EMAC_NUM_DEV 4
Stefan Roese99644742005-11-29 18:18:21 +0100136#elif (defined(CONFIG_440) || defined(CONFIG_405EP)) && \
137 defined(CONFIG_NET_MULTI) && \
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200138 !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100139#define EMAC_NUM_DEV 2
wdenk544e9732004-02-06 23:19:44 +0000140#else
Stefan Roese17ffbc82007-03-21 13:38:59 +0100141#define EMAC_NUM_DEV 1
wdenk544e9732004-02-06 23:19:44 +0000142#endif
143
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200144#ifdef CONFIG_IBM_EMAC4_V4 /* EMAC4 V4 changed bit setting */
145#define EMAC_STACR_OC_MASK (0x00008000)
146#else
147#define EMAC_STACR_OC_MASK (0x00000000)
148#endif
149
Stefan Roese42fbddd2006-09-07 11:51:23 +0200150#if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200151 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
152 defined(CONFIG_405EX)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200153#define SDR0_PFC1_EM_1000 (0x00200000)
154#endif
wdenk544e9732004-02-06 23:19:44 +0000155
Stefan Roese153b3e22007-10-05 17:10:59 +0200156/* ZMII Bridge Register addresses */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200157#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
Stefan Roese56291f32008-03-11 15:11:18 +0100158 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
159 defined(CONFIG_460EX) || defined(CONFIG_460GT)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100160#define ZMII_BASE (CFG_PERIPHERAL_BASE + 0x0D00)
Stefan Roese326c9712005-08-01 16:41:48 +0200161#else
Stefan Roese17ffbc82007-03-21 13:38:59 +0100162#define ZMII_BASE (CFG_PERIPHERAL_BASE + 0x0780)
Stefan Roese326c9712005-08-01 16:41:48 +0200163#endif
Stefan Roese17ffbc82007-03-21 13:38:59 +0100164#define ZMII_FER (ZMII_BASE)
165#define ZMII_SSR (ZMII_BASE + 4)
166#define ZMII_SMIISR (ZMII_BASE + 8)
wdenk544e9732004-02-06 23:19:44 +0000167
wdenk544e9732004-02-06 23:19:44 +0000168/* ZMII FER Register Bit Definitions */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200169#define ZMII_FER_DIS (0x0)
wdenk544e9732004-02-06 23:19:44 +0000170#define ZMII_FER_MDI (0x8)
171#define ZMII_FER_SMII (0x4)
172#define ZMII_FER_RMII (0x2)
173#define ZMII_FER_MII (0x1)
174
175#define ZMII_FER_RSVD11 (0x00200000)
176#define ZMII_FER_RSVD10 (0x00100000)
177#define ZMII_FER_RSVD14_31 (0x0003FFFF)
178
179#define ZMII_FER_V(__x) (((3 - __x) * 4) + 16)
180
181
182/* ZMII Speed Selection Register Bit Definitions */
183#define ZMII_SSR_SCI (0x4)
184#define ZMII_SSR_FSS (0x2)
185#define ZMII_SSR_SP (0x1)
186#define ZMII_SSR_RSVD16_31 (0x0000FFFF)
187
188#define ZMII_SSR_V(__x) (((3 - __x) * 4) + 16)
189
190
191/* ZMII SMII Status Register Bit Definitions */
192#define ZMII_SMIISR_E1 (0x80)
193#define ZMII_SMIISR_EC (0x40)
194#define ZMII_SMIISR_EN (0x20)
195#define ZMII_SMIISR_EJ (0x10)
196#define ZMII_SMIISR_EL (0x08)
197#define ZMII_SMIISR_ED (0x04)
198#define ZMII_SMIISR_ES (0x02)
199#define ZMII_SMIISR_EF (0x01)
200
201#define ZMII_SMIISR_V(__x) ((3 - __x) * 8)
202
203/* RGMII Register Addresses */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200204#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
205#define RGMII_BASE (CFG_PERIPHERAL_BASE + 0x1000)
Stefan Roese56291f32008-03-11 15:11:18 +0100206#elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
207#define RGMII_BASE (CFG_PERIPHERAL_BASE + 0x1500)
Stefan Roese153b3e22007-10-05 17:10:59 +0200208#elif defined(CONFIG_405EX)
209#define RGMII_BASE (CFG_PERIPHERAL_BASE + 0xB00)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200210#else
wdenk544e9732004-02-06 23:19:44 +0000211#define RGMII_BASE (CFG_PERIPHERAL_BASE + 0x0790)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200212#endif
wdenk544e9732004-02-06 23:19:44 +0000213#define RGMII_FER (RGMII_BASE + 0x00)
214#define RGMII_SSR (RGMII_BASE + 0x04)
215
216/* RGMII Function Enable (FER) Register Bit Definitions */
217/* Note: for EMAC 2 and 3 only, 440GX only */
218#define RGMII_FER_DIS (0x00)
219#define RGMII_FER_RTBI (0x04)
220#define RGMII_FER_RGMII (0x05)
221#define RGMII_FER_TBI (0x06)
222#define RGMII_FER_GMII (0x07)
223
224#define RGMII_FER_V(__x) ((__x - 2) * 4)
225
Stefan Roese56291f32008-03-11 15:11:18 +0100226#define RGMII_FER_MDIO(__x) (1 << (19 - (__x)))
227
wdenk544e9732004-02-06 23:19:44 +0000228/* RGMII Speed Selection Register Bit Definitions */
229#define RGMII_SSR_SP_10MBPS (0x00)
230#define RGMII_SSR_SP_100MBPS (0x02)
231#define RGMII_SSR_SP_1000MBPS (0x04)
232
Stefan Roese153b3e22007-10-05 17:10:59 +0200233#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
Stefan Roese56291f32008-03-11 15:11:18 +0100234 defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200235 defined(CONFIG_405EX)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200236#define RGMII_SSR_V(__x) ((__x) * 8)
237#else
wdenk544e9732004-02-06 23:19:44 +0000238#define RGMII_SSR_V(__x) ((__x -2) * 8)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200239#endif
wdenk544e9732004-02-06 23:19:44 +0000240
wdenk544e9732004-02-06 23:19:44 +0000241/*---------------------------------------------------------------------------+
242| TCP/IP Acceleration Hardware (TAH) 440GX Only
243+---------------------------------------------------------------------------*/
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200244#if defined(CONFIG_440GX)
wdenk544e9732004-02-06 23:19:44 +0000245#define TAH_BASE (CFG_PERIPHERAL_BASE + 0x0B50)
246#define TAH_REVID (TAH_BASE + 0x0) /* Revision ID (RO)*/
247#define TAH_MR (TAH_BASE + 0x10) /* Mode Register (R/W) */
248#define TAH_SSR0 (TAH_BASE + 0x14) /* Segment Size Reg 0 (R/W) */
249#define TAH_SSR1 (TAH_BASE + 0x18) /* Segment Size Reg 1 (R/W) */
250#define TAH_SSR2 (TAH_BASE + 0x1C) /* Segment Size Reg 2 (R/W) */
251#define TAH_SSR3 (TAH_BASE + 0x20) /* Segment Size Reg 3 (R/W) */
252#define TAH_SSR4 (TAH_BASE + 0x24) /* Segment Size Reg 4 (R/W) */
253#define TAH_SSR5 (TAH_BASE + 0x28) /* Segment Size Reg 5 (R/W) */
254#define TAH_TSR (TAH_BASE + 0x2C) /* Transmit Status Register (RO) */
255
wdenk544e9732004-02-06 23:19:44 +0000256/* TAH Revision */
257#define TAH_REV_RN_M (0x000FFF00) /* Revision Number */
258#define TAH_REV_BN_M (0x000000FF) /* Branch Revision Number */
259
260#define TAH_REV_RN_V (8)
261#define TAH_REV_BN_V (0)
262
263/* TAH Mode Register */
264#define TAH_MR_CVR (0x80000000) /* Checksum verification on RX */
265#define TAH_MR_SR (0x40000000) /* Software reset */
266#define TAH_MR_ST (0x3F000000) /* Send Threshold */
267#define TAH_MR_TFS (0x00E00000) /* Transmit FIFO size */
268#define TAH_MR_DTFP (0x00100000) /* Disable TX FIFO parity */
269#define TAH_MR_DIG (0x00080000) /* Disable interrupt generation */
270#define TAH_MR_RSVD (0x0007FFFF) /* Reserved */
271
272#define TAH_MR_ST_V (20)
273#define TAH_MR_TFS_V (17)
274
275#define TAH_MR_TFS_2K (0x1) /* Transmit FIFO size 2Kbyte */
276#define TAH_MR_TFS_4K (0x2) /* Transmit FIFO size 4Kbyte */
277#define TAH_MR_TFS_6K (0x3) /* Transmit FIFO size 6Kbyte */
278#define TAH_MR_TFS_8K (0x4) /* Transmit FIFO size 8Kbyte */
279#define TAH_MR_TFS_10K (0x5) /* Transmit FIFO size 10Kbyte (max)*/
280
281
282/* TAH Segment Size Registers 0:5 */
283#define TAH_SSR_RSVD0 (0xC0000000) /* Reserved */
284#define TAH_SSR_SS (0x3FFE0000) /* Segment size in multiples of 2 */
285#define TAH_SSR_RSVD1 (0x0001FFFF) /* Reserved */
286
287/* TAH Transmit Status Register */
288#define TAH_TSR_TFTS (0x80000000) /* Transmit FIFO too small */
289#define TAH_TSR_UH (0x40000000) /* Unrecognized header */
290#define TAH_TSR_NIPF (0x20000000) /* Not IPv4 */
291#define TAH_TSR_IPOP (0x10000000) /* IP option present */
292#define TAH_TSR_NISF (0x08000000) /* No IEEE SNAP format */
293#define TAH_TSR_ILTS (0x04000000) /* IP length too short */
294#define TAH_TSR_IPFP (0x02000000) /* IP fragment present */
295#define TAH_TSR_UP (0x01000000) /* Unsupported protocol */
296#define TAH_TSR_TFP (0x00800000) /* TCP flags present */
297#define TAH_TSR_SUDP (0x00400000) /* Segmentation for UDP */
298#define TAH_TSR_DLM (0x00200000) /* Data length mismatch */
299#define TAH_TSR_SIEEE (0x00100000) /* Segmentation for IEEE */
300#define TAH_TSR_TFPE (0x00080000) /* Transmit FIFO parity error */
301#define TAH_TSR_SSTS (0x00040000) /* Segment size too small */
302#define TAH_TSR_RSVD (0x0003FFFF) /* Reserved */
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200303#endif /* CONFIG_440GX */
wdenk544e9732004-02-06 23:19:44 +0000304
305
306/* Ethernet MAC Regsiter Addresses */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200307#if defined(CONFIG_440)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200308#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
Stefan Roese56291f32008-03-11 15:11:18 +0100309 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
310 defined(CONFIG_460EX) || defined(CONFIG_460GT)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100311#define EMAC_BASE (CFG_PERIPHERAL_BASE + 0x0E00)
Stefan Roese326c9712005-08-01 16:41:48 +0200312#else
Stefan Roese17ffbc82007-03-21 13:38:59 +0100313#define EMAC_BASE (CFG_PERIPHERAL_BASE + 0x0800)
Stefan Roese326c9712005-08-01 16:41:48 +0200314#endif
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200315#else
Stefan Roese153b3e22007-10-05 17:10:59 +0200316#if defined(CONFIG_405EZ) || defined(CONFIG_405EX)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100317#define EMAC_BASE 0xEF600900
318#else
319#define EMAC_BASE 0xEF600800
320#endif
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200321#endif
wdenk544e9732004-02-06 23:19:44 +0000322
Stefan Roese17ffbc82007-03-21 13:38:59 +0100323#define EMAC_M0 (EMAC_BASE)
324#define EMAC_M1 (EMAC_BASE + 4)
325#define EMAC_TXM0 (EMAC_BASE + 8)
326#define EMAC_TXM1 (EMAC_BASE + 12)
327#define EMAC_RXM (EMAC_BASE + 16)
328#define EMAC_ISR (EMAC_BASE + 20)
329#define EMAC_IER (EMAC_BASE + 24)
330#define EMAC_IAH (EMAC_BASE + 28)
331#define EMAC_IAL (EMAC_BASE + 32)
wdenk544e9732004-02-06 23:19:44 +0000332#define EMAC_PAUSE_TIME_REG (EMAC_BASE + 44)
wdenk544e9732004-02-06 23:19:44 +0000333#define EMAC_I_FRAME_GAP_REG (EMAC_BASE + 88)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100334#define EMAC_STACR (EMAC_BASE + 92)
335#define EMAC_TRTR (EMAC_BASE + 96)
336#define EMAC_RX_HI_LO_WMARK (EMAC_BASE + 100)
wdenk544e9732004-02-06 23:19:44 +0000337
338/* bit definitions */
339/* MODE REG 0 */
Stefan Roese17ffbc82007-03-21 13:38:59 +0100340#define EMAC_M0_RXI (0x80000000)
341#define EMAC_M0_TXI (0x40000000)
342#define EMAC_M0_SRST (0x20000000)
343#define EMAC_M0_TXE (0x10000000)
344#define EMAC_M0_RXE (0x08000000)
345#define EMAC_M0_WKE (0x04000000)
wdenk544e9732004-02-06 23:19:44 +0000346
Stefan Roese363330b2005-08-04 17:09:16 +0200347/* on 440GX EMAC_MR1 has a different layout! */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200348#if defined(CONFIG_440GX) || \
349 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200350 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
Stefan Roese56291f32008-03-11 15:11:18 +0100351 defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200352 defined(CONFIG_405EX)
wdenk544e9732004-02-06 23:19:44 +0000353/* MODE Reg 1 */
354#define EMAC_M1_FDE (0x80000000)
355#define EMAC_M1_ILE (0x40000000)
356#define EMAC_M1_VLE (0x20000000)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100357#define EMAC_M1_EIFC (0x10000000)
358#define EMAC_M1_APP (0x08000000)
359#define EMAC_M1_RSVD (0x06000000)
360#define EMAC_M1_IST (0x01000000)
361#define EMAC_M1_MF_1000MBPS (0x00800000) /* 0's for 10MBPS */
362#define EMAC_M1_MF_100MBPS (0x00400000)
Stefan Roeseca5ef8c2008-03-01 12:11:40 +0100363#define EMAC_M1_RFS_MASK (0x00380000)
364#define EMAC_M1_RFS_16K (0x00280000)
365#define EMAC_M1_RFS_8K (0x00200000)
366#define EMAC_M1_RFS_4K (0x00180000)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100367#define EMAC_M1_RFS_2K (0x00100000)
368#define EMAC_M1_RFS_1K (0x00080000)
Stefan Roeseca5ef8c2008-03-01 12:11:40 +0100369#define EMAC_M1_TX_FIFO_MASK (0x00070000)
370#define EMAC_M1_TX_FIFO_16K (0x00050000)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100371#define EMAC_M1_TX_FIFO_8K (0x00040000)
372#define EMAC_M1_TX_FIFO_4K (0x00030000)
wdenk544e9732004-02-06 23:19:44 +0000373#define EMAC_M1_TX_FIFO_2K (0x00020000)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100374#define EMAC_M1_TX_FIFO_1K (0x00010000)
375#define EMAC_M1_TR_MULTI (0x00008000) /* 0'x for single packet */
wdenk544e9732004-02-06 23:19:44 +0000376#define EMAC_M1_MWSW (0x00007000)
377#define EMAC_M1_JUMBO_ENABLE (0x00000800)
378#define EMAC_M1_IPPA (0x000007c0)
379#define EMAC_M1_OBCI_GT100 (0x00000020)
380#define EMAC_M1_OBCI_100 (0x00000018)
381#define EMAC_M1_OBCI_83 (0x00000010)
382#define EMAC_M1_OBCI_66 (0x00000008)
383#define EMAC_M1_RSVD1 (0x00000007)
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200384#else /* defined(CONFIG_440GX) */
Stefan Roese363330b2005-08-04 17:09:16 +0200385/* EMAC_MR1 is the same on 405GP, 405GPr, 405EP, 440GP, 440EP */
Stefan Roese17ffbc82007-03-21 13:38:59 +0100386#define EMAC_M1_FDE 0x80000000
387#define EMAC_M1_ILE 0x40000000
388#define EMAC_M1_VLE 0x20000000
389#define EMAC_M1_EIFC 0x10000000
390#define EMAC_M1_APP 0x08000000
391#define EMAC_M1_AEMI 0x02000000
392#define EMAC_M1_IST 0x01000000
393#define EMAC_M1_MF_1000MBPS 0x00800000 /* 0's for 10MBPS */
394#define EMAC_M1_MF_100MBPS 0x00400000
Stefan Roeseca5ef8c2008-03-01 12:11:40 +0100395#define EMAC_M1_RFS_MASK 0x00300000
396#define EMAC_M1_RFS_4K 0x00300000
Stefan Roese17ffbc82007-03-21 13:38:59 +0100397#define EMAC_M1_RFS_2K 0x00200000
398#define EMAC_M1_RFS_1K 0x00100000
Stefan Roeseca5ef8c2008-03-01 12:11:40 +0100399#define EMAC_M1_RFS_512 0x00000000
400#define EMAC_M1_TX_FIFO_MASK 0x000c0000
401#define EMAC_M1_TX_FIFO_2K 0x00080000
Stefan Roese17ffbc82007-03-21 13:38:59 +0100402#define EMAC_M1_TX_FIFO_1K 0x00040000
Stefan Roeseca5ef8c2008-03-01 12:11:40 +0100403#define EMAC_M1_TX_FIFO_512 0x00000000
Stefan Roese17ffbc82007-03-21 13:38:59 +0100404#define EMAC_M1_TR0_DEPEND 0x00010000 /* 0'x for single packet */
405#define EMAC_M1_TR0_MULTI 0x00008000
406#define EMAC_M1_TR1_DEPEND 0x00004000
407#define EMAC_M1_TR1_MULTI 0x00002000
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200408#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100409#define EMAC_M1_JUMBO_ENABLE 0x00001000
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200410#endif /* defined(CONFIG_440EP) || defined(CONFIG_440GR) */
411#endif /* defined(CONFIG_440GX) */
Stefan Roese363330b2005-08-04 17:09:16 +0200412
Stefan Roeseca5ef8c2008-03-01 12:11:40 +0100413#define EMAC_MR1_FIFO_MASK (EMAC_M1_RFS_MASK | EMAC_M1_TX_FIFO_MASK)
414#if defined(CONFIG_405EZ)
415/* 405EZ only supports 512 bytes fifos */
416#define EMAC_MR1_FIFO_SIZE (EMAC_M1_RFS_512 | EMAC_M1_TX_FIFO_512)
417#else
418/* Set receive fifo to 4k and tx fifo to 2k */
419#define EMAC_MR1_FIFO_SIZE (EMAC_M1_RFS_4K | EMAC_M1_TX_FIFO_2K)
420#endif
421
wdenk544e9732004-02-06 23:19:44 +0000422/* Transmit Mode Register 0 */
Stefan Roese17ffbc82007-03-21 13:38:59 +0100423#define EMAC_TXM0_GNP0 (0x80000000)
424#define EMAC_TXM0_GNP1 (0x40000000)
425#define EMAC_TXM0_GNPD (0x20000000)
426#define EMAC_TXM0_FC (0x10000000)
wdenk544e9732004-02-06 23:19:44 +0000427
428/* Receive Mode Register */
429#define EMAC_RMR_SP (0x80000000)
430#define EMAC_RMR_SFCS (0x40000000)
431#define EMAC_RMR_ARRP (0x20000000)
432#define EMAC_RMR_ARP (0x10000000)
433#define EMAC_RMR_AROP (0x08000000)
434#define EMAC_RMR_ARPI (0x04000000)
435#define EMAC_RMR_PPP (0x02000000)
436#define EMAC_RMR_PME (0x01000000)
437#define EMAC_RMR_PMME (0x00800000)
438#define EMAC_RMR_IAE (0x00400000)
439#define EMAC_RMR_MIAE (0x00200000)
440#define EMAC_RMR_BAE (0x00100000)
441#define EMAC_RMR_MAE (0x00080000)
442
443/* Interrupt Status & enable Regs */
444#define EMAC_ISR_OVR (0x02000000)
445#define EMAC_ISR_PP (0x01000000)
446#define EMAC_ISR_BP (0x00800000)
447#define EMAC_ISR_RP (0x00400000)
Stefan Roese17ffbc82007-03-21 13:38:59 +0100448#define EMAC_ISR_SE (0x00200000)
449#define EMAC_ISR_SYE (0x00100000)
450#define EMAC_ISR_BFCS (0x00080000)
451#define EMAC_ISR_PTLE (0x00040000)
452#define EMAC_ISR_ORE (0x00020000)
453#define EMAC_ISR_IRE (0x00010000)
454#define EMAC_ISR_DBDM (0x00000200)
455#define EMAC_ISR_DB0 (0x00000100)
456#define EMAC_ISR_SE0 (0x00000080)
457#define EMAC_ISR_TE0 (0x00000040)
458#define EMAC_ISR_DB1 (0x00000020)
459#define EMAC_ISR_SE1 (0x00000010)
460#define EMAC_ISR_TE1 (0x00000008)
461#define EMAC_ISR_MOS (0x00000002)
462#define EMAC_ISR_MOF (0x00000001)
wdenk544e9732004-02-06 23:19:44 +0000463
464/* STA CONTROL REG */
Stefan Roese17ffbc82007-03-21 13:38:59 +0100465#define EMAC_STACR_OC (0x00008000)
466#define EMAC_STACR_PHYE (0x00004000)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200467
468#ifdef CONFIG_IBM_EMAC4_V4 /* EMAC4 V4 changed bit setting */
Stefan Roese17ffbc82007-03-21 13:38:59 +0100469#define EMAC_STACR_INDIRECT_MODE (0x00002000)
470#define EMAC_STACR_WRITE (0x00000800) /* $BUC */
471#define EMAC_STACR_READ (0x00001000) /* $BUC */
472#define EMAC_STACR_OP_MASK (0x00001800)
473#define EMAC_STACR_MDIO_ADDR (0x00000000)
474#define EMAC_STACR_MDIO_WRITE (0x00000800)
475#define EMAC_STACR_MDIO_READ (0x00001800)
476#define EMAC_STACR_MDIO_READ_INC (0x00001000)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200477#else
Stefan Roese17ffbc82007-03-21 13:38:59 +0100478#define EMAC_STACR_WRITE (0x00002000)
479#define EMAC_STACR_READ (0x00001000)
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200480#endif
481
wdenk544e9732004-02-06 23:19:44 +0000482#define EMAC_STACR_CLK_83MHZ (0x00000800) /* 0's for 50Mhz */
483#define EMAC_STACR_CLK_66MHZ (0x00000400)
484#define EMAC_STACR_CLK_100MHZ (0x00000C00)
485
486/* Transmit Request Threshold Register */
Stefan Roese17ffbc82007-03-21 13:38:59 +0100487#define EMAC_TRTR_256 (0x18000000) /* 0's for 64 Bytes */
488#define EMAC_TRTR_192 (0x10000000)
489#define EMAC_TRTR_128 (0x01000000)
wdenk544e9732004-02-06 23:19:44 +0000490
491/* the follwing defines are for the MadMAL status and control registers. */
492/* For bits 0..5 look at the mal.h file */
493#define EMAC_TX_CTRL_GFCS (0x0200)
494#define EMAC_TX_CTRL_GP (0x0100)
495#define EMAC_TX_CTRL_ISA (0x0080)
496#define EMAC_TX_CTRL_RSA (0x0040)
497#define EMAC_TX_CTRL_IVT (0x0020)
498#define EMAC_TX_CTRL_RVT (0x0010)
499
500#define EMAC_TX_CTRL_DEFAULT (EMAC_TX_CTRL_GFCS |EMAC_TX_CTRL_GP)
501
502#define EMAC_TX_ST_BFCS (0x0200)
503#define EMAC_TX_ST_BPP (0x0100)
504#define EMAC_TX_ST_LCS (0x0080)
505#define EMAC_TX_ST_ED (0x0040)
506#define EMAC_TX_ST_EC (0x0020)
507#define EMAC_TX_ST_LC (0x0010)
508#define EMAC_TX_ST_MC (0x0008)
509#define EMAC_TX_ST_SC (0x0004)
510#define EMAC_TX_ST_UR (0x0002)
511#define EMAC_TX_ST_SQE (0x0001)
512
513#define EMAC_TX_ST_DEFAULT (0x03F3)
514
515
516/* madmal receive status / Control bits */
517
518#define EMAC_RX_ST_OE (0x0200)
519#define EMAC_RX_ST_PP (0x0100)
520#define EMAC_RX_ST_BP (0x0080)
521#define EMAC_RX_ST_RP (0x0040)
522#define EMAC_RX_ST_SE (0x0020)
523#define EMAC_RX_ST_AE (0x0010)
524#define EMAC_RX_ST_BFCS (0x0008)
525#define EMAC_RX_ST_PTL (0x0004)
526#define EMAC_RX_ST_ORE (0x0002)
527#define EMAC_RX_ST_IRE (0x0001)
528/* all the errors we care about */
529#define EMAC_RX_ERRORS (0x03FF)
530
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200531#endif /* _PPC4XX_ENET_H_ */