Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2014, Freescale Semiconductor |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef _ASM_ARMV7_LS102XA_CONFIG_ |
| 7 | #define _ASM_ARMV7_LS102XA_CONFIG_ |
| 8 | |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 9 | #define OCRAM_BASE_ADDR 0x10000000 |
Hongbo Zhang | 912b381 | 2016-07-21 18:09:39 +0800 | [diff] [blame] | 10 | #define OCRAM_SIZE 0x00010000 |
Xiubo Li | 563e3ce | 2014-11-21 17:40:57 +0800 | [diff] [blame] | 11 | #define OCRAM_BASE_S_ADDR 0x10010000 |
| 12 | #define OCRAM_S_SIZE 0x00010000 |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 13 | |
chenhui zhao | 0c78987 | 2014-10-22 18:20:22 +0800 | [diff] [blame] | 14 | #define CONFIG_SYS_DCSRBAR 0x20000000 |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 15 | |
Alison Wang | ab98bb5 | 2014-12-09 17:38:14 +0800 | [diff] [blame] | 16 | #define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00220000) |
York Sun | 48d55ac | 2016-09-26 08:09:30 -0700 | [diff] [blame] | 17 | #define SYS_FSL_DCSR_RCPM_ADDR (CONFIG_SYS_DCSRBAR + 0x00222000) |
Alison Wang | ab98bb5 | 2014-12-09 17:38:14 +0800 | [diff] [blame] | 18 | |
York Sun | 48d55ac | 2016-09-26 08:09:30 -0700 | [diff] [blame] | 19 | #define SYS_FSL_GIC_ADDR (CONFIG_SYS_IMMR + 0x00400000) |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 20 | #define CFG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000) |
| 21 | #define CFG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000) |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 22 | #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000) |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 23 | #define CFG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000) |
| 24 | #define CFG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000) |
| 25 | #define CFG_SYS_FSL_SEC_ADDR (CONFIG_SYS_IMMR + 0x700000) |
| 26 | #define CFG_SYS_FSL_JR0_ADDR (CONFIG_SYS_IMMR + 0x710000) |
gaurav rana | 8b5ea65 | 2015-02-27 09:46:17 +0530 | [diff] [blame] | 27 | #define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0x00e90000) |
| 28 | #define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0x00e80200) |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 29 | #define CFG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000) |
| 30 | #define CFG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000) |
| 31 | #define CFG_SYS_FSL_LS1_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000) |
| 32 | #define CFG_SYS_FSL_RCPM_ADDR (CONFIG_SYS_IMMR + 0x00ee2000) |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 33 | #define CFG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500) |
| 34 | #define CFG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011d0500) |
Rajesh Bhagat | 386f2e4 | 2016-06-07 18:59:34 +0530 | [diff] [blame] | 35 | #define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000) |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 36 | |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 37 | #define CFG_SYS_FSL_SEC_OFFSET 0x00700000 |
| 38 | #define CFG_SYS_FSL_JR0_OFFSET 0x00710000 |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 39 | #define CONFIG_SYS_TSEC1_OFFSET 0x01d10000 |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 40 | #define CONFIG_SYS_MDIO1_OFFSET 0x01d24000 |
| 41 | |
| 42 | #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET) |
| 43 | #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET) |
| 44 | |
| 45 | #define SCTR_BASE_ADDR (CONFIG_SYS_IMMR + 0x01b00000) |
| 46 | |
| 47 | #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000) |
| 48 | #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000) |
| 49 | #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000) |
| 50 | |
| 51 | #define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000) |
| 52 | |
| 53 | #define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000) |
| 54 | #define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000) |
| 55 | |
| 56 | #define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000) |
| 57 | |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 58 | #define CFG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000) |
| 59 | #define CFG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000) |
Minghuan Lian | a4d6b61 | 2014-10-31 13:43:44 +0800 | [diff] [blame] | 60 | |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 61 | #define CFG_SYS_PCIE1_PHYS_BASE 0x4000000000ULL |
| 62 | #define CFG_SYS_PCIE2_PHYS_BASE 0x4800000000ULL |
| 63 | #define CFG_SYS_PCIE1_VIRT_ADDR 0x24000000UL |
| 64 | #define CFG_SYS_PCIE2_VIRT_ADDR 0x34000000UL |
| 65 | #define CFG_SYS_PCIE_MMAP_SIZE (192 * 1024 * 1024) /* 192M */ |
Minghuan Lian | 6c9afed | 2015-01-21 17:29:17 +0800 | [diff] [blame] | 66 | /* |
| 67 | * TLB will map VIRT_ADDR to (PHYS_BASE + VIRT_ADDR) |
| 68 | * So 40bit PCIe PHY addr can directly be converted to a 32bit virtual addr. |
| 69 | */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 70 | #define CFG_SYS_PCIE1_PHYS_ADDR (CFG_SYS_PCIE1_PHYS_BASE + \ |
| 71 | CFG_SYS_PCIE1_VIRT_ADDR) |
| 72 | #define CFG_SYS_PCIE2_PHYS_ADDR (CFG_SYS_PCIE2_PHYS_BASE + \ |
| 73 | CFG_SYS_PCIE2_VIRT_ADDR) |
Minghuan Lian | 6c9afed | 2015-01-21 17:29:17 +0800 | [diff] [blame] | 74 | |
tang yuantian | 9f51db2 | 2015-10-16 16:06:05 +0800 | [diff] [blame] | 75 | /* SATA */ |
| 76 | #define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000) |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 77 | #ifdef CONFIG_DDR_SPD |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 78 | #define CONFIG_VERY_BIG_RAM |
Tom Rini | 42b46d3 | 2022-06-25 11:02:34 -0400 | [diff] [blame] | 79 | #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)2 << 30) |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 80 | #endif |
| 81 | |
Wang Huan | 4779d4a | 2014-09-05 13:52:48 +0800 | [diff] [blame] | 82 | #define DCU_LAYER_MAX_NUM 16 |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 83 | |
York Sun | c4f047c | 2017-03-27 11:41:03 -0700 | [diff] [blame] | 84 | #ifdef CONFIG_ARCH_LS1021A |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 85 | #else |
| 86 | #error SoC not defined |
| 87 | #endif |
| 88 | |
Alison Wang | 92fc30d | 2014-12-26 13:14:01 +0800 | [diff] [blame] | 89 | #define FSL_IFC_COMPAT "fsl,ifc" |
Alison Wang | 88a931f | 2016-02-29 14:50:20 +0800 | [diff] [blame] | 90 | #define FSL_QSPI_COMPAT "fsl,ls1021a-qspi" |
| 91 | #define FSL_DSPI_COMPAT "fsl,ls1021a-v1.0-dspi" |
Alison Wang | 92fc30d | 2014-12-26 13:14:01 +0800 | [diff] [blame] | 92 | |
Wang Huan | 8ce6bec | 2014-09-05 13:52:34 +0800 | [diff] [blame] | 93 | #endif /* _ASM_ARMV7_LS102XA_CONFIG_ */ |