blob: 4ceda5e43c5ed5190f5650a3a5897db65399e024 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jaehoon Chung7cf73072012-10-15 19:10:29 +00002/*
3 * (C) Copyright 2012 SAMSUNG Electronics
4 * Jaehoon Chung <jh80.chung@samsung.com>
Jaehoon Chung7cf73072012-10-15 19:10:29 +00005 */
6
7#ifndef __DWMMC_HW_H
8#define __DWMMC_HW_H
9
10#include <asm/io.h>
11#include <mmc.h>
12
13#define DWMCI_CTRL 0x000
14#define DWMCI_PWREN 0x004
15#define DWMCI_CLKDIV 0x008
16#define DWMCI_CLKSRC 0x00C
17#define DWMCI_CLKENA 0x010
18#define DWMCI_TMOUT 0x014
19#define DWMCI_CTYPE 0x018
20#define DWMCI_BLKSIZ 0x01C
21#define DWMCI_BYTCNT 0x020
22#define DWMCI_INTMASK 0x024
23#define DWMCI_CMDARG 0x028
24#define DWMCI_CMD 0x02C
25#define DWMCI_RESP0 0x030
26#define DWMCI_RESP1 0x034
27#define DWMCI_RESP2 0x038
28#define DWMCI_RESP3 0x03C
29#define DWMCI_MINTSTS 0x040
30#define DWMCI_RINTSTS 0x044
31#define DWMCI_STATUS 0x048
32#define DWMCI_FIFOTH 0x04C
33#define DWMCI_CDETECT 0x050
34#define DWMCI_WRTPRT 0x054
35#define DWMCI_GPIO 0x058
36#define DWMCI_TCMCNT 0x05C
37#define DWMCI_TBBCNT 0x060
38#define DWMCI_DEBNCE 0x064
39#define DWMCI_USRID 0x068
40#define DWMCI_VERID 0x06C
41#define DWMCI_HCON 0x070
42#define DWMCI_UHS_REG 0x074
43#define DWMCI_BMOD 0x080
44#define DWMCI_PLDMND 0x084
45#define DWMCI_DBADDR 0x088
46#define DWMCI_IDSTS 0x08C
47#define DWMCI_IDINTEN 0x090
48#define DWMCI_DSCADDR 0x094
49#define DWMCI_BUFADDR 0x098
50#define DWMCI_DATA 0x200
51
52/* Interrupt Mask register */
53#define DWMCI_INTMSK_ALL 0xffffffff
54#define DWMCI_INTMSK_RE (1 << 1)
55#define DWMCI_INTMSK_CDONE (1 << 2)
56#define DWMCI_INTMSK_DTO (1 << 3)
57#define DWMCI_INTMSK_TXDR (1 << 4)
58#define DWMCI_INTMSK_RXDR (1 << 5)
Marek Vasuta6d91992018-11-06 23:42:11 +010059#define DWMCI_INTMSK_RCRC (1 << 6)
Jaehoon Chung7cf73072012-10-15 19:10:29 +000060#define DWMCI_INTMSK_DCRC (1 << 7)
61#define DWMCI_INTMSK_RTO (1 << 8)
62#define DWMCI_INTMSK_DRTO (1 << 9)
63#define DWMCI_INTMSK_HTO (1 << 10)
64#define DWMCI_INTMSK_FRUN (1 << 11)
65#define DWMCI_INTMSK_HLE (1 << 12)
66#define DWMCI_INTMSK_SBE (1 << 13)
67#define DWMCI_INTMSK_ACD (1 << 14)
68#define DWMCI_INTMSK_EBE (1 << 15)
69
70/* Raw interrupt Regsiter */
71#define DWMCI_DATA_ERR (DWMCI_INTMSK_EBE | DWMCI_INTMSK_SBE | DWMCI_INTMSK_HLE |\
72 DWMCI_INTMSK_FRUN | DWMCI_INTMSK_EBE | DWMCI_INTMSK_DCRC)
73#define DWMCI_DATA_TOUT (DWMCI_INTMSK_HTO | DWMCI_INTMSK_DRTO)
74/* CTRL register */
75#define DWMCI_CTRL_RESET (1 << 0)
76#define DWMCI_CTRL_FIFO_RESET (1 << 1)
77#define DWMCI_CTRL_DMA_RESET (1 << 2)
78#define DWMCI_DMA_EN (1 << 5)
79#define DWMCI_CTRL_SEND_AS_CCSD (1 << 10)
80#define DWMCI_IDMAC_EN (1 << 25)
81#define DWMCI_RESET_ALL (DWMCI_CTRL_RESET | DWMCI_CTRL_FIFO_RESET |\
82 DWMCI_CTRL_DMA_RESET)
83
84/* CMD register */
85#define DWMCI_CMD_RESP_EXP (1 << 6)
86#define DWMCI_CMD_RESP_LENGTH (1 << 7)
87#define DWMCI_CMD_CHECK_CRC (1 << 8)
88#define DWMCI_CMD_DATA_EXP (1 << 9)
89#define DWMCI_CMD_RW (1 << 10)
90#define DWMCI_CMD_SEND_STOP (1 << 12)
91#define DWMCI_CMD_ABORT_STOP (1 << 14)
92#define DWMCI_CMD_PRV_DAT_WAIT (1 << 13)
93#define DWMCI_CMD_UPD_CLK (1 << 21)
94#define DWMCI_CMD_USE_HOLD_REG (1 << 29)
95#define DWMCI_CMD_START (1 << 31)
96
97/* CLKENA register */
98#define DWMCI_CLKEN_ENABLE (1 << 0)
99#define DWMCI_CLKEN_LOW_PWR (1 << 16)
100
101/* Card-type registe */
102#define DWMCI_CTYPE_1BIT 0
103#define DWMCI_CTYPE_4BIT (1 << 0)
104#define DWMCI_CTYPE_8BIT (1 << 16)
105
106/* Status Register */
Heiko Stuebner46b7a4f2018-09-21 10:59:45 +0200107#define DWMCI_FIFO_EMPTY (1 << 2)
108#define DWMCI_FIFO_FULL (1 << 3)
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000109#define DWMCI_BUSY (1 << 9)
Jaehoon Chung6463b372016-07-28 14:26:24 +0900110#define DWMCI_FIFO_MASK 0x1fff
huang lin50b73752015-11-17 14:20:22 +0800111#define DWMCI_FIFO_SHIFT 17
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000112
113/* FIFOTH Register */
114#define MSIZE(x) ((x) << 28)
115#define RX_WMARK(x) ((x) << 16)
116#define TX_WMARK(x) (x)
Amard8501212013-04-27 11:42:55 +0530117#define RX_WMARK_SHIFT 16
118#define RX_WMARK_MASK (0xfff << RX_WMARK_SHIFT)
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000119
120#define DWMCI_IDMAC_OWN (1 << 31)
121#define DWMCI_IDMAC_CH (1 << 4)
122#define DWMCI_IDMAC_FS (1 << 3)
123#define DWMCI_IDMAC_LD (1 << 2)
124
125/* Bus Mode Register */
126#define DWMCI_BMOD_IDMAC_RESET (1 << 0)
127#define DWMCI_BMOD_IDMAC_FB (1 << 1)
128#define DWMCI_BMOD_IDMAC_EN (1 << 7)
129
Jaehoon Chunge8672942014-05-16 13:59:55 +0900130/* UHS register */
131#define DWMCI_DDR_MODE (1 << 16)
132
Rajeshwari Shinde70163092013-10-29 12:53:13 +0530133/* quirks */
134#define DWMCI_QUIRK_DISABLE_SMU (1 << 0)
135
Simon Glassc3588812015-06-23 15:38:52 -0600136/**
137 * struct dwmci_host - Information about a designware MMC host
138 *
139 * @name: Device name
140 * @ioaddr: Base I/O address of controller
141 * @quirks: Quick flags - see DWMCI_QUIRK_...
142 * @caps: Capabilities - see MMC_MODE_...
143 * @bus_hz: Bus speed in Hz, if @get_mmc_clk() is NULL
144 * @div: Arbitrary clock divider value for use by controller
145 * @dev_index: Arbitrary device index for use by controller
146 * @dev_id: Arbitrary device ID for use by controller
147 * @buswidth: Bus width in bits (8 or 4)
148 * @fifoth_val: Value for FIFOTH register (or 0 to leave unset)
149 * @mmc: Pointer to generic MMC structure for this device
150 * @priv: Private pointer for use by controller
151 */
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000152struct dwmci_host {
Simon Glassc3588812015-06-23 15:38:52 -0600153 const char *name;
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000154 void *ioaddr;
155 unsigned int quirks;
156 unsigned int caps;
157 unsigned int version;
158 unsigned int clock;
159 unsigned int bus_hz;
Jaehoon Chung62811102014-05-16 13:59:52 +0900160 unsigned int div;
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000161 int dev_index;
Jaehoon Chung62811102014-05-16 13:59:52 +0900162 int dev_id;
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000163 int buswidth;
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000164 u32 fifoth_val;
165 struct mmc *mmc;
Jaehoon Chungbcb03eab2015-02-04 15:48:40 +0900166 void *priv;
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000167
168 void (*clksel)(struct dwmci_host *host);
Jaehoon Chung42f81a82013-11-29 20:08:57 +0900169 void (*board_init)(struct dwmci_host *host);
Simon Glasseff76682015-08-30 16:55:15 -0600170
171 /**
172 * Get / set a particular MMC clock frequency
173 *
174 * This is used to request the current clock frequency of the clock
175 * that drives the DWMMC peripheral. The caller will then use this
176 * information to work out the divider it needs to achieve the
177 * required MMC bus clock frequency. If you want to handle the
178 * clock external to DWMMC, use @freq to select the frequency and
179 * return that value too. Then DWMMC will put itself in bypass mode.
180 *
181 * @host: DWMMC host
182 * @freq: Frequency the host is trying to achieve
183 */
184 unsigned int (*get_mmc_clk)(struct dwmci_host *host, uint freq);
Simon Glass82682542016-05-14 14:03:07 -0600185#ifndef CONFIG_BLK
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200186 struct mmc_config cfg;
Simon Glass82682542016-05-14 14:03:07 -0600187#endif
huang lin50b73752015-11-17 14:20:22 +0800188
189 /* use fifo mode to read and write data */
190 bool fifo_mode;
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000191};
192
193struct dwmci_idmac {
194 u32 flags;
195 u32 cnt;
196 u32 addr;
197 u32 next_addr;
Marek Vasutdfcc5052014-09-15 01:18:15 +0200198} __aligned(ARCH_DMA_MINALIGN);
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000199
200static inline void dwmci_writel(struct dwmci_host *host, int reg, u32 val)
201{
202 writel(val, host->ioaddr + reg);
203}
204
205static inline void dwmci_writew(struct dwmci_host *host, int reg, u16 val)
206{
207 writew(val, host->ioaddr + reg);
208}
209
210static inline void dwmci_writeb(struct dwmci_host *host, int reg, u8 val)
211{
212 writeb(val, host->ioaddr + reg);
213}
214static inline u32 dwmci_readl(struct dwmci_host *host, int reg)
215{
216 return readl(host->ioaddr + reg);
217}
218
219static inline u16 dwmci_readw(struct dwmci_host *host, int reg)
220{
221 return readw(host->ioaddr + reg);
222}
223
224static inline u8 dwmci_readb(struct dwmci_host *host, int reg)
225{
226 return readb(host->ioaddr + reg);
227}
228
Simon Glass558f94a2016-06-12 23:30:13 -0600229#ifdef CONFIG_BLK
230/**
231 * dwmci_setup_cfg() - Set up the configuration for DWMMC
232 *
233 * This is used to set up a DWMMC device when you are using CONFIG_BLK.
234 *
235 * This should be called from your MMC driver's probe() method once you have
236 * the information required.
237 *
238 * Generally your driver will have a platform data structure which holds both
239 * the configuration (struct mmc_config) and the MMC device info (struct mmc).
240 * For example:
241 *
242 * struct rockchip_mmc_plat {
243 * struct mmc_config cfg;
244 * struct mmc mmc;
245 * };
246 *
247 * ...
248 *
249 * Inside U_BOOT_DRIVER():
250 * .platdata_auto_alloc_size = sizeof(struct rockchip_mmc_plat),
251 *
252 * To access platform data:
253 * struct rockchip_mmc_plat *plat = dev_get_platdata(dev);
254 *
255 * See rockchip_dw_mmc.c for an example.
256 *
257 * @cfg: Configuration structure to fill in (generally &plat->mmc)
Jaehoon Chungbf819d02016-09-23 19:13:16 +0900258 * @host: DWMMC host
Jaehoon Chung9f5f0fe2016-06-28 15:52:20 +0900259 * @max_clk: Maximum supported clock speed in HZ (e.g. 150000000)
260 * @min_clk: Minimum supported clock speed in HZ (e.g. 400000)
Simon Glass558f94a2016-06-12 23:30:13 -0600261 */
Jaehoon Chungbf819d02016-09-23 19:13:16 +0900262void dwmci_setup_cfg(struct mmc_config *cfg, struct dwmci_host *host,
263 u32 max_clk, u32 min_clk);
Simon Glass558f94a2016-06-12 23:30:13 -0600264
265/**
266 * dwmci_bind() - Set up a new MMC block device
267 *
268 * This is used to set up a DWMMC block device when you are using CONFIG_BLK.
269 * It should be called from your driver's bind() method.
270 *
271 * See rockchip_dw_mmc.c for an example.
272 *
273 * @dev: Device to set up
274 * @mmc: Pointer to mmc structure (normally &plat->mmc)
275 * @cfg: Empty configuration structure (generally &plat->cfg). This is
276 * normally all zeroes at this point. The only purpose of passing
277 * this in is to set mmc->cfg to it.
278 * @return 0 if OK, -ve if the block device could not be created
279 */
Simon Glass82682542016-05-14 14:03:07 -0600280int dwmci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg);
281
Simon Glass558f94a2016-06-12 23:30:13 -0600282#else
283/**
284 * add_dwmci() - Add a new DWMMC interface
285 *
286 * This is used when you are not using CONFIG_BLK. Convert your driver over!
287 *
288 * @host: DWMMC host structure
Jaehoon Chung9f5f0fe2016-06-28 15:52:20 +0900289 * @max_clk: Maximum supported clock speed in HZ (e.g. 150000000)
290 * @min_clk: Minimum supported clock speed in HZ (e.g. 400000)
Simon Glass558f94a2016-06-12 23:30:13 -0600291 * @return 0 if OK, -ve on error
292 */
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000293int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk);
Simon Glass558f94a2016-06-12 23:30:13 -0600294#endif /* !CONFIG_BLK */
295
Simon Glasseba48f92017-07-29 11:35:31 -0600296#ifdef CONFIG_DM_MMC
Simon Glassff5c1b72016-06-12 23:30:23 -0600297/* Export the operations to drivers */
Simon Glassff5c1b72016-06-12 23:30:23 -0600298int dwmci_probe(struct udevice *dev);
299extern const struct dm_mmc_ops dm_dwmci_ops;
300#endif
301
Jaehoon Chung7cf73072012-10-15 19:10:29 +0000302#endif /* __DWMMC_HW_H */