blob: 044ce4467e581264994db74d2928df13b99c2af7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
trem0053e3c2013-09-10 22:08:39 +02002/*
3 *
4 * Configuration settings for the Armadeus Project motherboard APF27
5 *
6 * Copyright (C) 2008-2013 Eric Jarrige <eric.jarrige@armadeus.org>
trem0053e3c2013-09-10 22:08:39 +02007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
trem0053e3c2013-09-10 22:08:39 +020012#define CONFIG_ENV_VERSION 10
trem0053e3c2013-09-10 22:08:39 +020013#define CONFIG_BOARD_NAME apf27
14
15/*
16 * SoC configurations
17 */
Masahiro Yamada4fb5d072014-11-06 14:59:36 +090018#define CONFIG_MX27 /* This is a Freescale i.MX27 Chip */
trem0053e3c2013-09-10 22:08:39 +020019#define CONFIG_MACH_TYPE 1698 /* APF27 */
trem0053e3c2013-09-10 22:08:39 +020020
21/*
22 * Enable the call to miscellaneous platform dependent initialization.
23 */
trem0053e3c2013-09-10 22:08:39 +020024
25/*
trem0053e3c2013-09-10 22:08:39 +020026 * SPL
27 */
trem0053e3c2013-09-10 22:08:39 +020028#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
trem0053e3c2013-09-10 22:08:39 +020029#define CONFIG_SPL_MAX_SIZE 2048
trem0053e3c2013-09-10 22:08:39 +020030
31/* NAND boot config */
trem0053e3c2013-09-10 22:08:39 +020032#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
33#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800
34#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
35#define CONFIG_SYS_NAND_U_BOOT_SIZE CONFIG_SYS_MONITOR_LEN - 0x800
36
37/*
38 * BOOTP options
39 */
trem0053e3c2013-09-10 22:08:39 +020040#define CONFIG_BOOTP_BOOTFILESIZE
trem0053e3c2013-09-10 22:08:39 +020041#define CONFIG_BOOTP_DNS2
42
Mario Six790d8442018-03-28 14:38:20 +020043#define CONFIG_HOSTNAME "apf27"
trem0053e3c2013-09-10 22:08:39 +020044#define CONFIG_ROOTPATH "/tftpboot/" __stringify(CONFIG_BOARD_NAME) "-root"
45
46/*
trem0053e3c2013-09-10 22:08:39 +020047 * Memory configurations
48 */
49#define CONFIG_NR_DRAM_POPULATED 1
trem0053e3c2013-09-10 22:08:39 +020050
51#define ACFG_SDRAM_MBYTE_SYZE 64
52
53#define PHYS_SDRAM_1 0xA0000000
54#define PHYS_SDRAM_2 0xB0000000
55#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (512<<10))
57#define CONFIG_SYS_MEMTEST_START 0xA0000000 /* memtest test area */
58#define CONFIG_SYS_MEMTEST_END 0xA0300000 /* 3 MiB RAM test */
59
60#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE \
61 + PHYS_SDRAM_1_SIZE - 0x0100000)
62
trem0053e3c2013-09-10 22:08:39 +020063/*
64 * FLASH organization
65 */
66#define ACFG_MONITOR_OFFSET 0x00000000
67#define CONFIG_SYS_MONITOR_LEN 0x00100000 /* 1MiB */
trem0053e3c2013-09-10 22:08:39 +020068#define CONFIG_ENV_OVERWRITE
69#define CONFIG_ENV_OFFSET 0x00100000 /* NAND offset */
70#define CONFIG_ENV_SIZE 0x00020000 /* 128kB */
71#define CONFIG_ENV_RANGE 0X00080000 /* 512kB */
72#define CONFIG_ENV_OFFSET_REDUND \
73 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE) /* +512kB */
74#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE /* 512kB */
75#define CONFIG_FIRMWARE_OFFSET 0x00200000
76#define CONFIG_FIRMWARE_SIZE 0x00080000 /* 512kB */
77#define CONFIG_KERNEL_OFFSET 0x00300000
78#define CONFIG_ROOTFS_OFFSET 0x00800000
79
trem0053e3c2013-09-10 22:08:39 +020080/*
81 * U-Boot general configurations
82 */
trem0053e3c2013-09-10 22:08:39 +020083#define CONFIG_SYS_CBSIZE 2048 /* console I/O buffer */
trem0053e3c2013-09-10 22:08:39 +020084#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
85 /* Boot argument buffer size */
trem0053e3c2013-09-10 22:08:39 +020086
trem0053e3c2013-09-10 22:08:39 +020087/*
88 * Boot Linux
89 */
90#define CONFIG_CMDLINE_TAG /* send commandline to Kernel */
91#define CONFIG_SETUP_MEMORY_TAGS /* send memory definition to kernel */
92#define CONFIG_INITRD_TAG /* send initrd params */
93
trem0053e3c2013-09-10 22:08:39 +020094#define CONFIG_BOOTFILE __stringify(CONFIG_BOARD_NAME) "-linux.bin"
trem0053e3c2013-09-10 22:08:39 +020095
96#define ACFG_CONSOLE_DEV ttySMX0
97#define CONFIG_BOOTCOMMAND "run ubifsboot"
98#define CONFIG_SYS_AUTOLOAD "no"
99/*
100 * Default load address for user programs and kernel
101 */
102#define CONFIG_LOADADDR 0xA0000000
103#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
104
105/*
106 * Extra Environments
107 */
108#define CONFIG_EXTRA_ENV_SETTINGS \
109 "env_version=" __stringify(CONFIG_ENV_VERSION) "\0" \
110 "consoledev=" __stringify(ACFG_CONSOLE_DEV) "\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400111 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
trem0053e3c2013-09-10 22:08:39 +0200112 "partition=nand0,6\0" \
113 "u-boot_addr=" __stringify(ACFG_MONITOR_OFFSET) "\0" \
114 "env_addr=" __stringify(CONFIG_ENV_OFFSET) "\0" \
115 "firmware_addr=" __stringify(CONFIG_FIRMWARE_OFFSET) "\0" \
116 "firmware_size=" __stringify(CONFIG_FIRMWARE_SIZE) "\0" \
117 "kernel_addr=" __stringify(CONFIG_KERNEL_OFFSET) "\0" \
118 "rootfs_addr=" __stringify(CONFIG_ROOTFS_OFFSET) "\0" \
119 "board_name=" __stringify(CONFIG_BOARD_NAME) "\0" \
120 "kernel_addr_r=A0000000\0" \
121 "check_env=if test -n ${flash_env_version}; " \
122 "then env default env_version; " \
123 "else env set flash_env_version ${env_version}; env save; "\
124 "fi; " \
125 "if itest ${flash_env_version} < ${env_version}; then " \
126 "echo \"*** Warning - Environment version" \
127 " change suggests: run flash_reset_env; reset\"; "\
128 "env default flash_reset_env; "\
129 "fi; \0" \
130 "check_flash=nand lock; nand unlock ${env_addr}; \0" \
131 "flash_reset_env=env default -f -a; saveenv; run update_env;" \
132 "echo Flash environment variables erased!\0" \
133 "download_uboot=tftpboot ${loadaddr} ${board_name}" \
134 "-u-boot-with-spl.bin\0" \
135 "flash_uboot=nand unlock ${u-boot_addr} ;" \
136 "nand erase.part u-boot;" \
137 "if nand write.trimffs ${fileaddr} ${u-boot_addr} ${filesize};"\
138 "then nand lock; nand unlock ${env_addr};" \
139 "echo Flashing of uboot succeed;" \
140 "else echo Flashing of uboot failed;" \
141 "fi; \0" \
142 "update_uboot=run download_uboot flash_uboot\0" \
143 "download_env=tftpboot ${loadaddr} ${board_name}" \
144 "-u-boot-env.txt\0" \
145 "flash_env=env import -t ${loadaddr}; env save; \0" \
146 "update_env=run download_env flash_env\0" \
147 "update_all=run update_env update_uboot\0" \
148 "unlock_regs=mw 10000008 0; mw 10020008 0\0" \
149
150/*
151 * Serial Driver
152 */
153#define CONFIG_MXC_UART
trem0053e3c2013-09-10 22:08:39 +0200154#define CONFIG_MXC_UART_BASE UART1_BASE
155
156/*
trem0053e3c2013-09-10 22:08:39 +0200157 * NOR
158 */
159
160/*
161 * NAND
162 */
trem0053e3c2013-09-10 22:08:39 +0200163
164#define CONFIG_MXC_NAND_REGS_BASE 0xD8000000
165#define CONFIG_SYS_NAND_BASE CONFIG_MXC_NAND_REGS_BASE
166#define CONFIG_SYS_MAX_NAND_DEVICE 1
167
168#define CONFIG_MXC_NAND_HWECC
169#define CONFIG_SYS_NAND_LARGEPAGE
trem0053e3c2013-09-10 22:08:39 +0200170#define CONFIG_SYS_NAND_PAGE_SIZE 2048
171#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
172#define CONFIG_SYS_NAND_PAGE_COUNT CONFIG_SYS_NAND_BLOCK_SIZE / \
173 CONFIG_SYS_NAND_PAGE_SIZE
174#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
175#define CONFIG_SYS_NAND_BAD_BLOCK_POS 11
176#define NAND_MAX_CHIPS 1
177
178#define CONFIG_FLASH_SHOW_PROGRESS 45
179#define CONFIG_SYS_NAND_QUIET 1
180
181/*
182 * Partitions & Filsystems
183 */
trem0053e3c2013-09-10 22:08:39 +0200184
185/*
trem0053e3c2013-09-10 22:08:39 +0200186 * Ethernet (on SOC imx FEC)
187 */
188#define CONFIG_FEC_MXC
189#define CONFIG_FEC_MXC_PHYADDR 0x1f
trem0053e3c2013-09-10 22:08:39 +0200190
191/*
trem97852892013-09-10 22:08:40 +0200192 * FPGA
193 */
trem97852892013-09-10 22:08:40 +0200194#define CONFIG_FPGA_COUNT 1
trem97852892013-09-10 22:08:40 +0200195#define CONFIG_SYS_FPGA_WAIT 250 /* 250 ms */
196#define CONFIG_SYS_FPGA_PROG_FEEDBACK
197#define CONFIG_SYS_FPGA_CHECK_CTRLC
198#define CONFIG_SYS_FPGA_CHECK_ERROR
199
200/*
trem0053e3c2013-09-10 22:08:39 +0200201 * Fuses - IIM
202 */
203#ifdef CONFIG_CMD_IMX_FUSE
204#define IIM_MAC_BANK 0
205#define IIM_MAC_ROW 5
206#define IIM0_SCC_KEY 11
207#define IIM1_SUID 1
208#endif
209
210/*
211 * I2C
212 */
213
214#ifdef CONFIG_CMD_I2C
trem03997412013-09-21 18:13:36 +0200215#define CONFIG_SYS_I2C
216#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200217#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
218#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
trem03997412013-09-21 18:13:36 +0200219#define CONFIG_SYS_MXC_I2C1_SPEED 100000 /* 100 kHz */
220#define CONFIG_SYS_MXC_I2C1_SLAVE 0x7F
221#define CONFIG_SYS_MXC_I2C2_SPEED 100000 /* 100 kHz */
222#define CONFIG_SYS_MXC_I2C2_SLAVE 0x7F
trem0053e3c2013-09-10 22:08:39 +0200223#define CONFIG_SYS_I2C_NOPROBES { }
224
225#ifdef CONFIG_CMD_EEPROM
226# define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24LC02 */
227# define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
228#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
229#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* msec */
230#endif /* CONFIG_CMD_EEPROM */
231#endif /* CONFIG_CMD_I2C */
232
233/*
234 * SD/MMC
235 */
236#ifdef CONFIG_CMD_MMC
trem0053e3c2013-09-10 22:08:39 +0200237#define CONFIG_MXC_MCI_REGS_BASE 0x10014000
238#endif
239
240/*
241 * RTC
242 */
243#ifdef CONFIG_CMD_DATE
244#define CONFIG_RTC_DS1374
245#define CONFIG_SYS_RTC_BUS_NUM 0
246#endif /* CONFIG_CMD_DATE */
247
248/*
trem0053e3c2013-09-10 22:08:39 +0200249 * PLL
250 *
251 * 31 | x |x| x x x x |x x x x x x x x x x |x x|x x x x|x x x x x x x x x x| 0
252 * |CPLM|X|----PD---|--------MFD---------|XXX|--MFI--|-----MFN-----------|
253 */
254#define CONFIG_MX27_CLK32 32768 /* 32768 or 32000 Hz crystal */
255
256#if (ACFG_SDRAM_MBYTE_SYZE == 64) /* micron MT46H16M32LF -6 */
257/* micron 64MB */
258#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
259#define PHYS_SDRAM_2_SIZE 0x04000000 /* 64 MB */
260#endif
261
262#if (ACFG_SDRAM_MBYTE_SYZE == 128)
263/* micron 128MB */
264#define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
265#define PHYS_SDRAM_2_SIZE 0x08000000 /* 128 MB */
266#endif
267
268#if (ACFG_SDRAM_MBYTE_SYZE == 256)
269/* micron 256MB */
270#define PHYS_SDRAM_1_SIZE 0x10000000 /* 256 MB */
271#define PHYS_SDRAM_2_SIZE 0x10000000 /* 256 MB */
272#endif
273
274#endif /* __CONFIG_H */