blob: bd9ae53d20f1d91ede3f5c496c432c2c5f6c9174 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenke65527f2004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5272C3 board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenke65527f2004-02-12 00:47:09 +00006 */
wdenkabf7a7c2003-12-08 01:34:36 +00007
wdenke65527f2004-02-12 00:47:09 +00008/*
9 * board/config.h - configuration options, board specific
10 */
wdenkabf7a7c2003-12-08 01:34:36 +000011
wdenke65527f2004-02-12 00:47:09 +000012#ifndef _M5272C3_H
13#define _M5272C3_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
TsiChungLiew1692b482007-08-15 20:32:06 -050019#define CONFIG_MCFTMR
wdenkabf7a7c2003-12-08 01:34:36 +000020
TsiChungLiew1692b482007-08-15 20:32:06 -050021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
wdenke65527f2004-02-12 00:47:09 +000023
TsiChungLiew1692b482007-08-15 20:32:06 -050024#undef CONFIG_WATCHDOG
wdenke65527f2004-02-12 00:47:09 +000025#define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
26
TsiChungLiew1692b482007-08-15 20:32:06 -050027#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenke65527f2004-02-12 00:47:09 +000028
29/* Configuration for environment
30 * Environment is embedded in u-boot in the second sector of the flash
31 */
wdenke65527f2004-02-12 00:47:09 +000032
angelo@sysam.it6312a952015-03-29 22:54:16 +020033#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060034 . = DEFINED(env_offset) ? env_offset : .; \
35 env/embedded.o(.text);
angelo@sysam.it6312a952015-03-29 22:54:16 +020036
Jon Loeliger446e1f52007-07-08 14:14:17 -050037/*
Jon Loeligered26c742007-07-10 09:10:49 -050038 * BOOTP options
39 */
40#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -050041
Jon Loeligered26c742007-07-10 09:10:49 -050042/*
Jon Loeliger446e1f52007-07-08 14:14:17 -050043 * Command line configuration.
44 */
Jon Loeliger446e1f52007-07-08 14:14:17 -050045
TsiChungLiew1692b482007-08-15 20:32:06 -050046#define CONFIG_MCFFEC
47#ifdef CONFIG_MCFFEC
TsiChung Liewe921c162008-08-19 00:37:13 +060048# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049# define CONFIG_SYS_DISCOVER_PHY
50# define CONFIG_SYS_RX_ETH_BUFFER 8
51# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew1692b482007-08-15 20:32:06 -050052
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053# define CONFIG_SYS_FEC0_PINMUX 0
54# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denka1be4762008-05-20 16:00:29 +020055# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
57# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew1692b482007-08-15 20:32:06 -050058# define FECDUPLEX FULL
59# define FECSPEED _100BASET
60# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
62# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew1692b482007-08-15 20:32:06 -050063# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew1692b482007-08-15 20:32:06 -050065#endif
66
67#ifdef CONFIG_MCFFEC
TsiChungLiew1692b482007-08-15 20:32:06 -050068# define CONFIG_IPADDR 192.162.1.2
69# define CONFIG_NETMASK 255.255.255.0
70# define CONFIG_SERVERIP 192.162.1.1
71# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew1692b482007-08-15 20:32:06 -050072#endif /* CONFIG_MCFFEC */
73
Mario Six790d8442018-03-28 14:38:20 +020074#define CONFIG_HOSTNAME "M5272C3"
TsiChungLiew1692b482007-08-15 20:32:06 -050075#define CONFIG_EXTRA_ENV_SETTINGS \
76 "netdev=eth0\0" \
77 "loadaddr=10000\0" \
78 "u-boot=u-boot.bin\0" \
79 "load=tftp ${loadaddr) ${u-boot}\0" \
80 "upd=run load; run prog\0" \
81 "prog=prot off ffe00000 ffe3ffff;" \
82 "era ffe00000 ffe3ffff;" \
83 "cp.b ${loadaddr} ffe00000 ${filesize};"\
84 "save\0" \
85 ""
wdenke65527f2004-02-12 00:47:09 +000086
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_LOAD_ADDR 0x20000
88#define CONFIG_SYS_MEMTEST_START 0x400
89#define CONFIG_SYS_MEMTEST_END 0x380000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_CLK 66000000
wdenke65527f2004-02-12 00:47:09 +000091
92/*
93 * Low Level Configuration Settings
94 * (address mappings, register initial values, etc.)
95 * You should know what you are doing if you make changes here.
96 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
98#define CONFIG_SYS_SCR 0x0003
99#define CONFIG_SYS_SPR 0xffff
wdenke65527f2004-02-12 00:47:09 +0000100
wdenke65527f2004-02-12 00:47:09 +0000101/*-----------------------------------------------------------------------
102 * Definitions for initial stack pointer and data area (in DPRAM)
103 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200105#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200106#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke65527f2004-02-12 00:47:09 +0000108
109/*-----------------------------------------------------------------------
110 * Start addresses for the final memory configuration
111 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke65527f2004-02-12 00:47:09 +0000113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_SDRAM_BASE 0x00000000
115#define CONFIG_SYS_SDRAM_SIZE 4 /* SDRAM size in MB */
116#define CONFIG_SYS_FLASH_BASE 0xffe00000
wdenke65527f2004-02-12 00:47:09 +0000117
118#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_MONITOR_BASE 0x20000
wdenke65527f2004-02-12 00:47:09 +0000120#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
wdenke65527f2004-02-12 00:47:09 +0000122#endif
123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_MONITOR_LEN 0x20000
125#define CONFIG_SYS_MALLOC_LEN (256 << 10)
126#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenke65527f2004-02-12 00:47:09 +0000127
128/*
129 * For booting Linux, the board info and command line data
130 * have to be in the first 8 MB of memory, since this is
131 * the maximum mapped by the Linux kernel during initialization ??
132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenke65527f2004-02-12 00:47:09 +0000134
TsiChung Liew12b340a2008-10-21 14:19:26 +0000135/*
wdenke65527f2004-02-12 00:47:09 +0000136 * FLASH organization
137 */
TsiChung Liew12b340a2008-10-21 14:19:26 +0000138#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew12b340a2008-10-21 14:19:26 +0000139# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
140# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
141# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
142# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChung Liew12b340a2008-10-21 14:19:26 +0000143#endif
wdenke65527f2004-02-12 00:47:09 +0000144
145/*-----------------------------------------------------------------------
146 * Cache Configuration
147 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_CACHELINE_SIZE 16
wdenke65527f2004-02-12 00:47:09 +0000149
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600150#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200151 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600152#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200153 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600154#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
155#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
156 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
157 CF_ACR_EN | CF_ACR_SM_ALL)
158#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
159 CF_CACR_DISD | CF_CACR_INVI | \
160 CF_CACR_CEIB | CF_CACR_DCM | \
161 CF_CACR_EUSP)
162
wdenke65527f2004-02-12 00:47:09 +0000163/*-----------------------------------------------------------------------
164 * Memory bank definitions
165 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_BR0_PRELIM 0xFFE00201
167#define CONFIG_SYS_OR0_PRELIM 0xFFE00014
168#define CONFIG_SYS_BR1_PRELIM 0
169#define CONFIG_SYS_OR1_PRELIM 0
170#define CONFIG_SYS_BR2_PRELIM 0x30000001
171#define CONFIG_SYS_OR2_PRELIM 0xFFF80000
172#define CONFIG_SYS_BR3_PRELIM 0
173#define CONFIG_SYS_OR3_PRELIM 0
174#define CONFIG_SYS_BR4_PRELIM 0
175#define CONFIG_SYS_OR4_PRELIM 0
176#define CONFIG_SYS_BR5_PRELIM 0
177#define CONFIG_SYS_OR5_PRELIM 0
178#define CONFIG_SYS_BR6_PRELIM 0
179#define CONFIG_SYS_OR6_PRELIM 0
180#define CONFIG_SYS_BR7_PRELIM 0x00000701
181#define CONFIG_SYS_OR7_PRELIM 0xFFC0007C
wdenke65527f2004-02-12 00:47:09 +0000182
183/*-----------------------------------------------------------------------
184 * Port configuration
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_PACNT 0x00000000
187#define CONFIG_SYS_PADDR 0x0000
188#define CONFIG_SYS_PADAT 0x0000
189#define CONFIG_SYS_PBCNT 0x55554155 /* Ethernet/UART configuration */
190#define CONFIG_SYS_PBDDR 0x0000
191#define CONFIG_SYS_PBDAT 0x0000
192#define CONFIG_SYS_PDCNT 0x00000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500193#endif /* _M5272C3_H */