blob: bb835e084d213e7a3963fda181b33332d86aa920 [file] [log] [blame]
wdenk4989f872004-03-14 15:06:13 +00001/*
2 * (C) Copyright 2003
3 * Texas Instruments.
4 * Kshitij Gupta <kshitij@ti.com>
5 * Configuation settings for the TI OMAP Innovator board.
6 *
7 * (C) Copyright 2004
8 * ARM Ltd.
9 * Philippe Robin, <philippe.robin@arm.com>
10 * Configuration for Versatile PB.
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020038#define CONFIG_ARM926EJS 1 /* This is an arm926ejs CPU core */
wdenk4989f872004-03-14 15:06:13 +000039#define CONFIG_VERSATILE 1 /* in Versatile Platform Board */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020040#define CONFIG_ARCH_VERSATILE 1 /* Specifically, a Versatile */
wdenk4989f872004-03-14 15:06:13 +000041
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020042#define CONFIG_SYS_MEMTEST_START 0x100000
43#define CONFIG_SYS_MEMTEST_END 0x10000000
44#define CONFIG_SYS_HZ (1000000 / 256)
45#define CONFIG_SYS_TIMERBASE 0x101E2000 /* Timer 0 and 1 base */
wdenk4989f872004-03-14 15:06:13 +000046
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_TIMER_INTERVAL 10000
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020048#define CONFIG_SYS_TIMER_RELOAD (CONFIG_SYS_TIMER_INTERVAL >> 4)
49#define CONFIG_SYS_TIMER_CTRL 0x84 /* Enable, Clock / 16 */
wdenk4989f872004-03-14 15:06:13 +000050
51/*
52 * control registers
53 */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020054#define VERSATILE_SCTL_BASE 0x101E0000 /* System controller */
wdenk4989f872004-03-14 15:06:13 +000055
56/*
57 * System controller bit assignment
58 */
59#define VERSATILE_REFCLK 0
60#define VERSATILE_TIMCLK 1
61
62#define VERSATILE_TIMER1_EnSel 15
63#define VERSATILE_TIMER2_EnSel 17
64#define VERSATILE_TIMER3_EnSel 19
65#define VERSATILE_TIMER4_EnSel 21
66
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020067#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
wdenk4989f872004-03-14 15:06:13 +000068#define CONFIG_SETUP_MEMORY_TAGS 1
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020069#define CONFIG_MISC_INIT_R 1
wdenk4989f872004-03-14 15:06:13 +000070/*
71 * Size of malloc() pool
72 */
Stefano Babic491ff7f2011-06-24 03:04:38 +000073#define CONFIG_ENV_SIZE 8192
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020074#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
wdenk4989f872004-03-14 15:06:13 +000075
76/*
77 * Hardware drivers
78 */
79
Ben Warren0fd6aae2009-10-04 22:37:03 -070080#define CONFIG_SMC91111
wdenk4989f872004-03-14 15:06:13 +000081#define CONFIG_SMC_USE_32_BIT
Wolfgang Denka1be4762008-05-20 16:00:29 +020082#define CONFIG_SMC91111_BASE 0x10010000
wdenk4989f872004-03-14 15:06:13 +000083#undef CONFIG_SMC91111_EXT_PHY
84
85/*
86 * NS16550 Configuration
87 */
Andreas Engel0813b122008-09-08 14:30:53 +020088#define CONFIG_PL011_SERIAL
wdenkda04a8b2004-08-02 23:22:59 +000089#define CONFIG_PL011_CLOCK 24000000
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020090#define CONFIG_PL01x_PORTS \
91 {(void *)CONFIG_SYS_SERIAL0, \
92 (void *)CONFIG_SYS_SERIAL1 }
wdenk4989f872004-03-14 15:06:13 +000093#define CONFIG_CONS_INDEX 0
wdenkda04a8b2004-08-02 23:22:59 +000094
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +020095#define CONFIG_BAUDRATE 38400
96#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_SERIAL0 0x101F1000
98#define CONFIG_SYS_SERIAL1 0x101F2000
wdenk4989f872004-03-14 15:06:13 +000099
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500100/*
101 * Command line configuration.
102 */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200103#define CONFIG_CMD_BDI
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500104#define CONFIG_CMD_DHCP
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200105#define CONFIG_CMD_FLASH
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500106#define CONFIG_CMD_IMI
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200107#define CONFIG_CMD_MEMORY
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500108#define CONFIG_CMD_NET
109#define CONFIG_CMD_PING
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500110#define CONFIG_CMD_SAVEENV
wdenk4989f872004-03-14 15:06:13 +0000111
Jon Loeligerc6d535a2007-07-09 21:57:31 -0500112/*
113 * BOOTP options
114 */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200115#define CONFIG_BOOTP_BOOTPATH
Jon Loeligerc6d535a2007-07-09 21:57:31 -0500116#define CONFIG_BOOTP_GATEWAY
117#define CONFIG_BOOTP_HOSTNAME
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200118#define CONFIG_BOOTP_SUBNETMASK
wdenk4989f872004-03-14 15:06:13 +0000119
120#define CONFIG_BOOTDELAY 2
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200121#define CONFIG_BOOTARGS "root=/dev/nfs mem=128M ip=dhcp "\
122 "netdev=25,0,0xf1010000,0xf1010010,eth0"
wdenk4989f872004-03-14 15:06:13 +0000123
124/*
125 * Static configuration when assigning fixed address
126 */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200127#define CONFIG_BOOTFILE "/tftpboot/uImage" /* file to load */
wdenk4989f872004-03-14 15:06:13 +0000128
129/*
130 * Miscellaneous configurable options
131 */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200132#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200133#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD1b5092d2009-05-02 11:53:49 +0200134/* Monitor Command Prompt */
135#ifdef CONFIG_ARCH_VERSATILE_AB
136# define CONFIG_SYS_PROMPT "VersatileAB # "
137#else
138# define CONFIG_SYS_PROMPT "VersatilePB # "
139#endif
wdenk4989f872004-03-14 15:06:13 +0000140/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200141#define CONFIG_SYS_PBSIZE \
142 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
143#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
144#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk4989f872004-03-14 15:06:13 +0000145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_LOAD_ADDR 0x7fc0 /* default load address */
wdenk4989f872004-03-14 15:06:13 +0000147
148/*-----------------------------------------------------------------------
149 * Stack sizes
150 *
151 * The stack sizes are set up in start.S using the settings below
152 */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200153#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
wdenk4989f872004-03-14 15:06:13 +0000154#ifdef CONFIG_USE_IRQ
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200155#define CONFIG_STACKSIZE_IRQ (4 * 1024) /* IRQ stack */
156#define CONFIG_STACKSIZE_FIQ (4 * 1024) /* FIQ stack */
wdenk4989f872004-03-14 15:06:13 +0000157#endif
158
159/*-----------------------------------------------------------------------
160 * Physical Memory Map
161 */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200162#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
163#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
164#define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
Jean-Christophe PLAGNIOL-VILLARD6ebf7e92009-05-02 11:53:50 +0200165#define PHYS_FLASH_SIZE 0x04000000 /* 64MB */
wdenk4989f872004-03-14 15:06:13 +0000166
Stefano Babic491ff7f2011-06-24 03:04:38 +0000167#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
168#define CONFIG_SYS_INIT_RAM_ADDR 0x00800000
169#define CONFIG_SYS_INIT_RAM_SIZE 0x000FFFFF
170#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
171 GENERATED_GBL_DATA_SIZE)
172#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
173 CONFIG_SYS_GBL_DATA_OFFSET)
174
175#define CONFIG_BOARD_EARLY_INIT_F
176
wdenk4989f872004-03-14 15:06:13 +0000177/*-----------------------------------------------------------------------
178 * FLASH and environment organization
179 */
Stefano Babic491ff7f2011-06-24 03:04:38 +0000180#ifdef CONFIG_ARCH_VERSATILE_QEMU
181#define CONFIG_SYS_TEXT_BASE 0x10000
182#define CONFIG_SYS_NO_FLASH
183#define CONFIG_ENV_IS_NOWHERE
184#define CONFIG_SYS_MONITOR_LEN 0x80000
185#else
186#define CONFIG_SYS_TEXT_BASE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6ebf7e92009-05-02 11:53:50 +0200187/*
188 * Use the CFI flash driver for ease of use
189 */
190#define CONFIG_SYS_FLASH_CFI
191#define CONFIG_FLASH_CFI_DRIVER
192#define CONFIG_ENV_IS_IN_FLASH 1
193/*
194 * System control register
195 */
Jean-Christophe PLAGNIOL-VILLARDfdf1cb82009-06-20 11:02:17 +0200196#define VERSATILE_SYS_BASE 0x10000000
197#define VERSATILE_SYS_FLASH_OFFSET 0x4C
198#define VERSATILE_FLASHCTRL \
199 (VERSATILE_SYS_BASE + VERSATILE_SYS_FLASH_OFFSET)
200/* Enable writing to flash */
201#define VERSATILE_FLASHPROG_FLVPPEN (1 << 0)
wdenkc3919532004-10-11 22:51:13 +0000202
wdenk4989f872004-03-14 15:06:13 +0000203/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6ebf7e92009-05-02 11:53:50 +0200204#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Erase Timeout */
205#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Write Timeout */
206
207/*
208 * Note that CONFIG_SYS_MAX_FLASH_SECT allows for a parameter block
209 * i.e.
210 * the bottom "sector" (bottom boot), or top "sector"
211 * (top boot), is a seperate erase region divided into
212 * 4 (equal) smaller sectors. This, notionally, allows
213 * quicker erase/rewrire of the most frequently changed
214 * area......
215 * CONFIG_SYS_MAX_FLASH_SECT is padded up to a multiple of 4
216 */
wdenk4989f872004-03-14 15:06:13 +0000217
Jean-Christophe PLAGNIOL-VILLARD6ebf7e92009-05-02 11:53:50 +0200218#ifdef CONFIG_ARCH_VERSATILE_AB
219#define FLASH_SECTOR_SIZE 0x00020000 /* 128 KB sectors */
220#define CONFIG_ENV_SECT_SIZE (2 * FLASH_SECTOR_SIZE)
221#define CONFIG_SYS_MAX_FLASH_SECT (520)
222#endif
wdenk4989f872004-03-14 15:06:13 +0000223
Jean-Christophe PLAGNIOL-VILLARD6ebf7e92009-05-02 11:53:50 +0200224#ifdef CONFIG_ARCH_VERSATILE_PB /* Versatile PB is default */
225#define FLASH_SECTOR_SIZE 0x00040000 /* 256 KB sectors */
226#define CONFIG_ENV_SECT_SIZE FLASH_SECTOR_SIZE
227#define CONFIG_SYS_MAX_FLASH_SECT (260)
228#endif
229
230#define CONFIG_SYS_FLASH_BASE 0x34000000
231#define CONFIG_SYS_MAX_FLASH_BANKS 1
232
233#define CONFIG_SYS_MONITOR_LEN (4 * CONFIG_ENV_SECT_SIZE)
234
235/* The ARM Boot Monitor is shipped in the lowest sector of flash */
236
237#define FLASH_TOP (CONFIG_SYS_FLASH_BASE + PHYS_FLASH_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6ebf7e92009-05-02 11:53:50 +0200238#define CONFIG_ENV_ADDR (FLASH_TOP - CONFIG_ENV_SECT_SIZE)
239#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
240#define CONFIG_SYS_MONITOR_BASE (CONFIG_ENV_ADDR - CONFIG_SYS_MONITOR_LEN)
241
242#define CONFIG_SYS_FLASH_PROTECTION /* The devices have real protection */
243#define CONFIG_SYS_FLASH_EMPTY_INFO /* flinfo indicates empty blocks */
wdenkc3919532004-10-11 22:51:13 +0000244
Stefano Babic491ff7f2011-06-24 03:04:38 +0000245#endif
246
Jean-Christophe PLAGNIOL-VILLARD6ebf7e92009-05-02 11:53:50 +0200247#endif /* __CONFIG_H */