blob: 61d758e6391d5e3c59361fce65e6d7a877db8710 [file] [log] [blame]
roy zang878fe732006-11-02 18:55:04 +08001/*
2 * Copyright (c) 2005 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2006
5 * Alex Bounine , Tundra Semiconductor Corp.
roy zang10c4ce92006-12-04 14:46:23 +08006 * Roy Zang , <tie-fei.zang@freescale.com> Freescale Corp.
roy zang878fe732006-11-02 18:55:04 +08007 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
roy zang92dda872006-12-01 11:47:36 +080027/*
roy zang878fe732006-11-02 18:55:04 +080028 * board specific configuration options for Freescale
29 * MPC7448HPC2 (High-Performance Computing II) (Taiga) board
30 *
roy zang92dda872006-12-01 11:47:36 +080031 */
roy zang878fe732006-11-02 18:55:04 +080032
33#ifndef __CONFIG_H
34#define __CONFIG_H
35
roy zang878fe732006-11-02 18:55:04 +080036/* Board Configuration Definitions */
37/* MPC7448HPC2 (High-Performance Computing II) (Taiga) board */
38
39#define CONFIG_MPC7448HPC2
40
41#define CONFIG_74xx
Becky Bruce03ea1be2008-05-08 19:02:12 -050042#define CONFIG_HIGH_BATS /* High BATs supported */
roy zang878fe732006-11-02 18:55:04 +080043#define CONFIG_ALTIVEC /* undef to disable */
44
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020045#define CONFIG_SYS_TEXT_BASE 0xFF000000
46
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_BOARD_NAME "MPC7448 HPC II"
roy zang92dda872006-12-01 11:47:36 +080048#define CONFIG_IDENT_STRING " Freescale MPC7448 HPC II"
roy zang878fe732006-11-02 18:55:04 +080049
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_OCN_CLK 133000000 /* 133 MHz */
Wolfgang Denk7329f252010-06-13 18:38:23 +020051#define CONFIG_SYS_BUS_CLK 133000000
roy zang878fe732006-11-02 18:55:04 +080052
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_CLK_SPREAD /* Enable Spread-Spectrum Clock generation */
roy zang878fe732006-11-02 18:55:04 +080054
55#undef CONFIG_ECC /* disable ECC support */
56
57/* Board-specific Initialization Functions to be called */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_BOARD_ASM_INIT
roy zang878fe732006-11-02 18:55:04 +080059#define CONFIG_BOARD_EARLY_INIT_F
60#define CONFIG_BOARD_EARLY_INIT_R
61#define CONFIG_MISC_INIT_R
62
Gerald Van Barenfcd91bb2008-06-03 20:34:45 -040063#define CONFIG_HAS_ETH0
roy zang878fe732006-11-02 18:55:04 +080064#define CONFIG_HAS_ETH1
roy zang878fe732006-11-02 18:55:04 +080065
66#define CONFIG_ENV_OVERWRITE
67
68/*
69 * High Level Configuration Options
70 * (easy to change)
71 */
72
roy zang92dda872006-12-01 11:47:36 +080073#define CONFIG_BAUDRATE 115200 /* console baudrate = 115000 */
roy zang878fe732006-11-02 18:55:04 +080074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075/*#define CONFIG_SYS_HUSH_PARSER */
76#undef CONFIG_SYS_HUSH_PARSER
roy zang878fe732006-11-02 18:55:04 +080077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
roy zang878fe732006-11-02 18:55:04 +080079
80/* Pass open firmware flat tree */
Gerald Van Baren84714ba2008-06-03 20:24:58 -040081#define CONFIG_OF_LIBFDT 1
roy zang878fe732006-11-02 18:55:04 +080082#define CONFIG_OF_BOARD_SETUP 1
83
roy zang878fe732006-11-02 18:55:04 +080084#define OF_TSI "tsi108@c0000000"
85#define OF_TBCLK (bd->bi_busfreq / 8)
86#define OF_STDOUT_PATH "/tsi108@c0000000/serial@7808"
87
88/*
89 * The following defines let you select what serial you want to use
90 * for your console driver.
91 *
92 * what to do:
roy zang92dda872006-12-01 11:47:36 +080093 * If you have hacked a serial cable onto the second DUART channel,
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094 * change the CONFIG_SYS_DUART port from 1 to 0 below.
roy zang878fe732006-11-02 18:55:04 +080095 *
96 */
97
roy zang92dda872006-12-01 11:47:36 +080098#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_NS16550
100#define CONFIG_SYS_NS16550_SERIAL
101#define CONFIG_SYS_NS16550_REG_SIZE 1
102#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_OCN_CLK * 8
roy zang878fe732006-11-02 18:55:04 +0800103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_TSI108_CSR_RST_BASE+0x7808)
105#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_TSI108_CSR_RST_BASE+0x7C08)
106#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
roy zang878fe732006-11-02 18:55:04 +0800107
roy zang92dda872006-12-01 11:47:36 +0800108#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
roy zang878fe732006-11-02 18:55:04 +0800109#define CONFIG_ZERO_BOOTDELAY_CHECK
110
111#undef CONFIG_BOOTARGS
Wolfgang Denk1baed662008-03-03 12:16:44 +0100112/* #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" */
roy zang878fe732006-11-02 18:55:04 +0800113
114#if (CONFIG_BOOTDELAY >= 0)
roy zang92dda872006-12-01 11:47:36 +0800115#define CONFIG_BOOTCOMMAND "tftpboot 0x400000 zImage.initrd.elf;\
roy zang878fe732006-11-02 18:55:04 +0800116 setenv bootargs $(bootargs) $(bootargs_root) nfsroot=$(serverip):$(rootpath) \
117 ip=$(ipaddr):$(serverip)$(bootargs_end); bootm 0x400000; "
118
119#define CONFIG_BOOTARGS "console=ttyS0,115200"
120#endif
121
122#undef CONFIG_EXTRA_ENV_SETTINGS
123
roy zang92dda872006-12-01 11:47:36 +0800124#define CONFIG_SERIAL "No. 1"
roy zang878fe732006-11-02 18:55:04 +0800125
126/* Networking Configuration */
127
roy zang878fe732006-11-02 18:55:04 +0800128#define CONFIG_TSI108_ETH
roy zang92dda872006-12-01 11:47:36 +0800129#define CONFIG_TSI108_ETH_NUM_PORTS 2
roy zang878fe732006-11-02 18:55:04 +0800130
roy zang878fe732006-11-02 18:55:04 +0800131
Joe Hershbergere4da2482011-10-13 13:03:48 +0000132#define CONFIG_BOOTFILE "zImage.initrd.elf"
roy zang92dda872006-12-01 11:47:36 +0800133#define CONFIG_LOADADDR 0x400000
roy zang878fe732006-11-02 18:55:04 +0800134
roy zang878fe732006-11-02 18:55:04 +0800135/*-------------------------------------------------------------------------- */
136
roy zang92dda872006-12-01 11:47:36 +0800137#define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */
roy zang878fe732006-11-02 18:55:04 +0800139
140#undef CONFIG_WATCHDOG /* watchdog disabled */
141
Jon Loeligerc6d535a2007-07-09 21:57:31 -0500142/*
143 * BOOTP options
144 */
145#define CONFIG_BOOTP_SUBNETMASK
146#define CONFIG_BOOTP_GATEWAY
147#define CONFIG_BOOTP_HOSTNAME
148#define CONFIG_BOOTP_BOOTPATH
149#define CONFIG_BOOTP_BOOTFILESIZE
roy zang878fe732006-11-02 18:55:04 +0800150
roy zang878fe732006-11-02 18:55:04 +0800151
Jon Loeliger316d2342007-07-04 22:33:01 -0500152/*
153 * Command line configuration.
154 */
155#include <config_cmd_default.h>
156
157#define CONFIG_CMD_ASKENV
158#define CONFIG_CMD_CACHE
159#define CONFIG_CMD_PCI
160#define CONFIG_CMD_I2C
161#define CONFIG_CMD_SDRAM
162#define CONFIG_CMD_EEPROM
163#define CONFIG_CMD_FLASH
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500164#define CONFIG_CMD_SAVEENV
Jon Loeliger316d2342007-07-04 22:33:01 -0500165#define CONFIG_CMD_BSP
166#define CONFIG_CMD_DHCP
167#define CONFIG_CMD_PING
168#define CONFIG_CMD_DATE
169
roy zang878fe732006-11-02 18:55:04 +0800170
171/*set date in u-boot*/
172#define CONFIG_RTC_M48T35A
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_NVRAM_BASE_ADDR 0xfc000000
174#define CONFIG_SYS_NVRAM_SIZE 0x8000
roy zang878fe732006-11-02 18:55:04 +0800175/*
176 * Miscellaneous configurable options
177 */
roy zang92dda872006-12-01 11:47:36 +0800178#define CONFIG_VERSION_VARIABLE 1
roy zang878fe732006-11-02 18:55:04 +0800179#define CONFIG_TSI108_I2C
Peter Tyser6a97ffd2009-04-24 15:34:08 -0500180#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
roy zang878fe732006-11-02 18:55:04 +0800181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C EEPROM page 1 */
183#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
roy zang878fe732006-11-02 18:55:04 +0800184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_LONGHELP /* undef to save memory */
186#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
roy zang878fe732006-11-02 18:55:04 +0800187
Jon Loeliger316d2342007-07-04 22:33:01 -0500188#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
roy zang92dda872006-12-01 11:47:36 +0800190#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
roy zang878fe732006-11-02 18:55:04 +0800191#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
roy zang878fe732006-11-02 18:55:04 +0800193#endif
194
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)/* Print Buffer Size */
196#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
197#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
roy zang878fe732006-11-02 18:55:04 +0800198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
200#define CONFIG_SYS_MEMTEST_END 0x07c00000 /* 4 ... 124 MB in DRAM */
roy zang878fe732006-11-02 18:55:04 +0800201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_LOAD_ADDR 0x00400000 /* default load address */
roy zang878fe732006-11-02 18:55:04 +0800203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
roy zang878fe732006-11-02 18:55:04 +0800205
206/*
207 * Low Level Configuration Settings
208 * (address mappings, register initial values, etc.)
209 * You should know what you are doing if you make changes here.
210 */
211
212/*-----------------------------------------------------------------------
213 * Definitions for initial stack pointer and data area
214 */
215
216/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217 * When locking data in cache you should point the CONFIG_SYS_INIT_RAM_ADDRESS
roy zang878fe732006-11-02 18:55:04 +0800218 * To an unused memory region. The stack will remain in cache until RAM
219 * is initialized
roy zang92dda872006-12-01 11:47:36 +0800220 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#undef CONFIG_SYS_INIT_RAM_LOCK
222#define CONFIG_SYS_INIT_RAM_ADDR 0x07d00000 /* unused memory region */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200223#define CONFIG_SYS_INIT_RAM_SIZE 0x4000/* larger space - we have SDRAM initialized */
roy zang878fe732006-11-02 18:55:04 +0800224
Wolfgang Denk0191e472010-10-26 14:34:52 +0200225#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
roy zang878fe732006-11-02 18:55:04 +0800226
227/*-----------------------------------------------------------------------
228 * Start addresses for the final memory configuration
229 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
roy zang878fe732006-11-02 18:55:04 +0800231 */
232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* first 256 MB of SDRAM */
234#define CONFIG_SYS_SDRAM1_BASE 0x10000000 /* next 256MB of SDRAM */
roy zang878fe732006-11-02 18:55:04 +0800235
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_SDRAM2_BASE 0x40000000 /* beginning of non-cacheable alias for SDRAM - first 256MB */
237#define CONFIG_SYS_SDRAM3_BASE 0x50000000 /* next Non-Cacheable 256MB of SDRAM */
roy zang878fe732006-11-02 18:55:04 +0800238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_PCI_PFM_BASE 0x80000000 /* Prefetchable (cacheable) PCI/X PFM and SDRAM OCN (128MB+128MB) */
roy zang878fe732006-11-02 18:55:04 +0800240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_PCI_MEM32_BASE 0xE0000000 /* Non-Cacheable PCI/X MEM and SDRAM OCN (128MB+128MB) */
roy zang878fe732006-11-02 18:55:04 +0800242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_MISC_REGION_BASE 0xf0000000 /* Base Address for (PCI/X + Flash) region */
roy zang878fe732006-11-02 18:55:04 +0800244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_FLASH_BASE 0xff000000 /* Base Address of Flash device */
246#define CONFIG_SYS_FLASH_BASE2 0xfe000000 /* Alternate Flash Base Address */
roy zang878fe732006-11-02 18:55:04 +0800247
248#define CONFIG_VERY_BIG_RAM /* we will use up to 256M memory for cause we are short of BATS */
249
roy zang92dda872006-12-01 11:47:36 +0800250#define PCI0_IO_BASE_BOOTM 0xfd000000
roy zang878fe732006-11-02 18:55:04 +0800251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_RESET_ADDRESS 0x3fffff00
253#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200254#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* u-boot code base */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
roy zang878fe732006-11-02 18:55:04 +0800256
257/* Peripheral Device section */
258
roy zang92dda872006-12-01 11:47:36 +0800259/*
roy zang878fe732006-11-02 18:55:04 +0800260 * Resources on the Tsi108
roy zang92dda872006-12-01 11:47:36 +0800261 */
roy zang878fe732006-11-02 18:55:04 +0800262
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_TSI108_CSR_RST_BASE 0xC0000000 /* Tsi108 CSR base after reset */
264#define CONFIG_SYS_TSI108_CSR_BASE CONFIG_SYS_TSI108_CSR_RST_BASE /* Runtime Tsi108 CSR base */
roy zang878fe732006-11-02 18:55:04 +0800265
266#define ENABLE_PCI_CSR_BAR /* enables access to Tsi108 CSRs from the PCI/X bus */
267
268#undef DISABLE_PBM
269
roy zang92dda872006-12-01 11:47:36 +0800270/*
roy zang878fe732006-11-02 18:55:04 +0800271 * PCI stuff
roy zang92dda872006-12-01 11:47:36 +0800272 *
roy zang878fe732006-11-02 18:55:04 +0800273 */
274
275#define CONFIG_PCI /* include pci support */
276#define CONFIG_TSI108_PCI /* include tsi108 pci support */
277
roy zang92dda872006-12-01 11:47:36 +0800278#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
279#define PCI_HOST_FORCE 1 /* configure as pci host */
280#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
roy zang878fe732006-11-02 18:55:04 +0800281
282#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
283#define CONFIG_PCI_PNP /* do pci plug-and-play */
284
285/* PCI MEMORY MAP section */
286
287/* PCI view of System Memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_PCI_MEMORY_BUS 0x00000000
289#define CONFIG_SYS_PCI_MEMORY_PHYS 0x00000000
290#define CONFIG_SYS_PCI_MEMORY_SIZE 0x80000000
roy zang878fe732006-11-02 18:55:04 +0800291
292/* PCI Memory Space */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_PCI_MEM_BUS (CONFIG_SYS_PCI_MEM_PHYS)
294#define CONFIG_SYS_PCI_MEM_PHYS (CONFIG_SYS_PCI_MEM32_BASE) /* 0xE0000000 */
295#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256 MB space for PCI/X Mem + SDRAM OCN */
roy zang878fe732006-11-02 18:55:04 +0800296
297/* PCI I/O Space */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_PCI_IO_BUS 0x00000000
299#define CONFIG_SYS_PCI_IO_PHYS 0xfa000000 /* Changed from fd000000 */
roy zang878fe732006-11-02 18:55:04 +0800300
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16MB */
roy zang878fe732006-11-02 18:55:04 +0800302
roy zang878fe732006-11-02 18:55:04 +0800303/* PCI Config Space mapping */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_PCI_CFG_BASE 0xfb000000 /* Changed from FE000000 */
305#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 /* 16MB */
roy zang878fe732006-11-02 18:55:04 +0800306
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_IBAT0U 0xFE0003FF
308#define CONFIG_SYS_IBAT0L 0xFE000002
roy zang878fe732006-11-02 18:55:04 +0800309
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_IBAT1U 0x00007FFF
311#define CONFIG_SYS_IBAT1L 0x00000012
roy zang878fe732006-11-02 18:55:04 +0800312
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_IBAT2U 0x80007FFF
314#define CONFIG_SYS_IBAT2L 0x80000022
roy zang878fe732006-11-02 18:55:04 +0800315
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_IBAT3U 0x00000000
317#define CONFIG_SYS_IBAT3L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800318
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_IBAT4U 0x00000000
320#define CONFIG_SYS_IBAT4L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800321
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_IBAT5U 0x00000000
323#define CONFIG_SYS_IBAT5L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800324
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_IBAT6U 0x00000000
326#define CONFIG_SYS_IBAT6L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800327
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_IBAT7U 0x00000000
329#define CONFIG_SYS_IBAT7L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800330
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_DBAT0U 0xE0003FFF
332#define CONFIG_SYS_DBAT0L 0xE000002A
roy zang878fe732006-11-02 18:55:04 +0800333
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_DBAT1U 0x00007FFF
335#define CONFIG_SYS_DBAT1L 0x00000012
roy zang878fe732006-11-02 18:55:04 +0800336
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_DBAT2U 0x00000000
338#define CONFIG_SYS_DBAT2L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800339
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_DBAT3U 0xC0000003
341#define CONFIG_SYS_DBAT3L 0xC000002A
roy zang878fe732006-11-02 18:55:04 +0800342
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_DBAT4U 0x00000000
344#define CONFIG_SYS_DBAT4L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800345
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_DBAT5U 0x00000000
347#define CONFIG_SYS_DBAT5L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800348
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_DBAT6U 0x00000000
350#define CONFIG_SYS_DBAT6L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800351
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_DBAT7U 0x00000000
353#define CONFIG_SYS_DBAT7L 0x00000000
roy zang878fe732006-11-02 18:55:04 +0800354
355/* I2C addresses for the two DIMM SPD chips */
roy zang92dda872006-12-01 11:47:36 +0800356#define DIMM0_I2C_ADDR 0x51
357#define DIMM1_I2C_ADDR 0x52
roy zang878fe732006-11-02 18:55:04 +0800358
359/*
360 * For booting Linux, the board info and command line data
361 * have to be in the first 8 MB of memory, since this is
362 * the maximum mapped by the Linux kernel during initialization.
363 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
roy zang878fe732006-11-02 18:55:04 +0800365
366/*-----------------------------------------------------------------------
367 * FLASH organization
368 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200369#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Flash can be at one of two addresses */
roy zang92dda872006-12-01 11:47:36 +0800370#define FLASH_BANK_SIZE 0x01000000 /* 16 MB Total */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, /* CONFIG_SYS_FLASH_BASE2 */ }
roy zang878fe732006-11-02 18:55:04 +0800372
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200373#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_FLASH_CFI
375#define CONFIG_SYS_WRITE_SWAPPED_DATA
roy zang878fe732006-11-02 18:55:04 +0800376
roy zang92dda872006-12-01 11:47:36 +0800377#define PHYS_FLASH_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_MAX_FLASH_SECT (128)
roy zang878fe732006-11-02 18:55:04 +0800379
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200380#define CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200381#define CONFIG_ENV_ADDR 0xFC000000
roy zang878fe732006-11-02 18:55:04 +0800382
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200383#define CONFIG_ENV_OFFSET 0x00000000 /* Offset of Environment Sector */
384#define CONFIG_ENV_SIZE 0x00000400 /* Total Size of Environment Space */
roy zang878fe732006-11-02 18:55:04 +0800385
386/*-----------------------------------------------------------------------
387 * Cache Configuration
388 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
Jon Loeliger316d2342007-07-04 22:33:01 -0500390#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
roy zang878fe732006-11-02 18:55:04 +0800392#endif
393
394/*-----------------------------------------------------------------------
395 * L2CR setup -- make sure this is right for your board!
396 * look in include/mpc74xx.h for the defines used here
397 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200398#undef CONFIG_SYS_L2
roy zang878fe732006-11-02 18:55:04 +0800399
roy zang92dda872006-12-01 11:47:36 +0800400#define L2_INIT 0
401#define L2_ENABLE (L2_INIT | L2CR_L2E)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402#define CONFIG_SYS_SERIAL_HANG_IN_EXCEPTION
roy zang92dda872006-12-01 11:47:36 +0800403#endif /* __CONFIG_H */