blob: afb1de6388d134dcfe8b0784dbc4d681a26b8943 [file] [log] [blame]
wdenk5f495752004-02-26 23:46:20 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/* ------------------------------------------------------------------------- */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC824X 1
39/* #define CONFIG_MPC8240 1 */
40#define CONFIG_MPC8245 1
41#define CONFIG_EXALION 1
42
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020043#define CONFIG_SYS_TEXT_BASE 0xFFF00000
44
wdenk5f495752004-02-26 23:46:20 +000045#if defined (CONFIG_MPC8240)
46 /* #warning ---------- eXalion with MPC8240 --------------- */
47#elif defined (CONFIG_MPC8245)
48 /* #warning ++++++++++ eXalion with MPC8245 +++++++++++++++ */
49#elif defined (CONFIG_MPC8245) && defined (CONFIG_MPC8245)
50#error #### Both types of MPC824x defined (CONFIG_8240 and CONFIG_8245)
51#else
52#error #### Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
53#endif
54/* older kernels need clock in MHz newer in Hz */
wdenk6ea1cf02004-02-27 08:20:54 +000055 /* #define CONFIG_CLOCKS_IN_MHZ 1 */ /* clocks passsed to Linux in MHz */
wdenk5f495752004-02-26 23:46:20 +000056#undef CONFIG_CLOCKS_IN_MHZ
57
58#define CONFIG_BOOTDELAY 10
59
60
wdenk6ea1cf02004-02-27 08:20:54 +000061 /*#define CONFIG_DRAM_SPEED 66 */ /* MHz */
wdenk5f495752004-02-26 23:46:20 +000062
Jon Loeliger51372692007-07-04 22:32:10 -050063/*
Jon Loeligere54e77a2007-07-10 09:29:01 -050064 * BOOTP options
65 */
66#define CONFIG_BOOTP_BOOTFILESIZE
67#define CONFIG_BOOTP_BOOTPATH
68#define CONFIG_BOOTP_GATEWAY
69#define CONFIG_BOOTP_HOSTNAME
70
71
72/*
Jon Loeliger51372692007-07-04 22:32:10 -050073 * Command line configuration.
74 */
75#include <config_cmd_default.h>
wdenk5f495752004-02-26 23:46:20 +000076
Jon Loeliger51372692007-07-04 22:32:10 -050077#define CONFIG_CMD_FLASH
78#define CONFIG_CMD_SDRAM
79#define CONFIG_CMD_I2C
80#define CONFIG_CMD_IDE
81#define CONFIG_CMD_FAT
Mike Frysinger78dcaf42009-01-28 19:08:14 -050082#define CONFIG_CMD_SAVEENV
Jon Loeliger51372692007-07-04 22:32:10 -050083#define CONFIG_CMD_PCI
wdenk5f495752004-02-26 23:46:20 +000084
85
86/*-----------------------------------------------------------------------
87 * Miscellaneous configurable options
88 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
90#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
91#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
92#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
93#define CONFIG_SYS_MAXARGS 8 /* max number of command args */
94#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
95#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
wdenk5f495752004-02-26 23:46:20 +000096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk5f495752004-02-26 23:46:20 +000098
99#define CONFIG_MISC_INIT_R 1
100
101/*-----------------------------------------------------------------------
102 * Start addresses for the final memory configuration
103 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk5f495752004-02-26 23:46:20 +0000105 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_SDRAM_BASE 0x00000000
107#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000 /* 1 GBytes - initdram() will */
wdenk5f495752004-02-26 23:46:20 +0000108 /* return real value. */
109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenk5f495752004-02-26 23:46:20 +0000111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#undef CONFIG_SYS_RAMBOOT
113#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200114#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenk5f495752004-02-26 23:46:20 +0000115
116/*-----------------------------------------------------------------------
117 * Definitions for initial stack pointer and data area
118 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_INIT_DATA_SIZE 128
wdenk5f495752004-02-26 23:46:20 +0000120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200122#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
123#define CONFIG_SYS_INIT_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_DATA_SIZE)
wdenk5f495752004-02-26 23:46:20 +0000124
Wolfgang Denk0191e472010-10-26 14:34:52 +0200125#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk5f495752004-02-26 23:46:20 +0000127
128
129#if defined (CONFIG_MPC8240)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_FLASH_BASE 0xFFE00000
131#define CONFIG_SYS_FLASH_SIZE (2 * 1024 * 1024) /* onboard 2MByte flash */
wdenk5f495752004-02-26 23:46:20 +0000132#elif defined (CONFIG_MPC8245)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_FLASH_BASE 0xFFC00000
134#define CONFIG_SYS_FLASH_SIZE (4 * 1024 * 1024) /* onboard 4MByte flash */
wdenk5f495752004-02-26 23:46:20 +0000135#else
136#error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
137#endif
138
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200139#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200140#define CONFIG_ENV_SECT_SIZE 0x20000 /* Size of one Flash sector */
141#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE /* Use one Flash sector for enviroment */
142#define CONFIG_ENV_ADDR 0xFFFC0000
143#define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
wdenk5f495752004-02-26 23:46:20 +0000144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
wdenk5f495752004-02-26 23:46:20 +0000146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_ALT_MEMTEST 1 /* use real memory test */
148#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
149#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenk5f495752004-02-26 23:46:20 +0000150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenk5f495752004-02-26 23:46:20 +0000152
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153/* #define CONFIG_SYS_ISA_MEM 0xFD000000 */
154#define CONFIG_SYS_ISA_IO 0xFE000000
wdenk5f495752004-02-26 23:46:20 +0000155
156/*-----------------------------------------------------------------------
157 * FLASH organization
158 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
160#define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors per flash */
wdenk5f495752004-02-26 23:46:20 +0000161
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
163#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk5f495752004-02-26 23:46:20 +0000164
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE
wdenk5f495752004-02-26 23:46:20 +0000166#define FLASH_BASE1_PRELIM 0
167
168
169/*-----------------------------------------------------------------------
170 * FLASH and environment organization
171 */
172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200174#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
176#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
177#define CONFIG_SYS_FLASH_INCREMENT 0 /* there is only one bank */
178#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */
179#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
wdenk5f495752004-02-26 23:46:20 +0000180
181
182/*-----------------------------------------------------------------------
183 * PCI stuff
184 */
185#define CONFIG_PCI 1 /* include pci support */
186#undef CONFIG_PCI_PNP
187
wdenk5f495752004-02-26 23:46:20 +0000188
189#define CONFIG_EEPRO100 1
190
191#define PCI_ENET0_MEMADDR 0x80000000 /* Intel 82559ER */
192#define PCI_ENET0_IOADDR 0x80000000
193#define PCI_ENET1_MEMADDR 0x81000000 /* Intel 82559ER */
194#define PCI_ENET1_IOADDR 0x81000000
195#define PCI_ENET2_MEMADDR 0x82000000 /* Broadcom BCM569xx */
196#define PCI_ENET2_IOADDR 0x82000000
197#define PCI_ENET3_MEMADDR 0x83000000 /* Broadcom BCM56xx */
198#define PCI_ENET3_IOADDR 0x83000000
199
200/*-----------------------------------------------------------------------
201 * NS16550 Configuration
202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_NS16550 1
204#define CONFIG_SYS_NS16550_SERIAL 1
wdenk5f495752004-02-26 23:46:20 +0000205
206#define CONFIG_CONS_INDEX 1
207#define CONFIG_BAUDRATE 38400
208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenk5f495752004-02-26 23:46:20 +0000210
211#if (CONFIG_CONS_INDEX == 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_NS16550_CLK 1843200 /* COM1 only ! */
wdenk5f495752004-02-26 23:46:20 +0000213#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_NS16550_CLK ({ extern ulong get_bus_freq (ulong); get_bus_freq (0); })
wdenk5f495752004-02-26 23:46:20 +0000215#endif
216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_ISA_IO + 0x3F8)
218#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4500)
219#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_EUMB_ADDR + 0x4600)
wdenk5f495752004-02-26 23:46:20 +0000220
221/*-----------------------------------------------------------------------
222 * select i2c support configuration
223 *
224 * Supported configurations are {none, software, hardware} drivers.
225 * If the software driver is chosen, there are some additional
226 * configuration items that the driver uses to drive the port pins.
227 */
228#define CONFIG_HARD_I2C 1 /* To enable I2C support */
229#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
231#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk5f495752004-02-26 23:46:20 +0000232
233/*-----------------------------------------------------------------------
234 * Low Level Configuration Settings
235 * (address mappings, register initial values, etc.)
236 * You should know what you are doing if you make changes here.
237 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_HZ 1000
wdenk5f495752004-02-26 23:46:20 +0000239
240#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
241#define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 2 /* for MPC8240 only */
242
wdenk6ea1cf02004-02-27 08:20:54 +0000243 /*#define CONFIG_133MHZ_DRAM 1 */ /* For 133 MHZ DRAM only !!!!!!!!!!! */
wdenk5f495752004-02-26 23:46:20 +0000244
245#if defined (CONFIG_MPC8245)
246/* Bit-field values for PMCR2. */
247#if defined (CONFIG_133MHZ_DRAM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_DLL_EXTEND 0x80 /* use DLL extended range - 133MHz only */
249#define CONFIG_SYS_PCI_HOLD_DEL 0x20 /* delay and hold timing - 133MHz only */
wdenk5f495752004-02-26 23:46:20 +0000250#endif
251
252/* Bit-field values for MIOCR1. */
253#if !defined (CONFIG_133MHZ_DRAM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_DLL_MAX_DELAY 0x04 /* longer DLL delay line - 66MHz only */
wdenk5f495752004-02-26 23:46:20 +0000255#endif
256/* Bit-field values for MIOCR2. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay */
wdenk5f495752004-02-26 23:46:20 +0000258 /* - note bottom 3 bits MUST be 0 */
259#endif
260
261/* Bit-field values for MCCR1. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_ROMNAL 7 /*rom/flash next access time */
263#define CONFIG_SYS_ROMFAL 11 /*rom/flash access time */
wdenk5f495752004-02-26 23:46:20 +0000264
265/* Bit-field values for MCCR2. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_TSWAIT 0x5 /* Transaction Start Wait States timer */
wdenk5f495752004-02-26 23:46:20 +0000267#if defined (CONFIG_133MHZ_DRAM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_REFINT 1300 /* no of clock cycles between CBR */
wdenk5f495752004-02-26 23:46:20 +0000269#else /* refresh cycles */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_REFINT 750
wdenk5f495752004-02-26 23:46:20 +0000271#endif
272
273/* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */
274#if defined (CONFIG_133MHZ_DRAM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_BSTOPRE 1023
wdenk5f495752004-02-26 23:46:20 +0000276#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_BSTOPRE 250
wdenk5f495752004-02-26 23:46:20 +0000278#endif
279
280/* Bit-field values for MCCR3. */
281/* the following are for SDRAM only */
282
283#if defined (CONFIG_133MHZ_DRAM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_REFREC 9 /* Refresh to activate interval */
wdenk5f495752004-02-26 23:46:20 +0000285#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_REFREC 5 /* Refresh to activate interval */
wdenk5f495752004-02-26 23:46:20 +0000287#endif
288#if defined (CONFIG_MPC8240)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_RDLAT 2 /* data latency from read command */
wdenk5f495752004-02-26 23:46:20 +0000290#endif
291
292/* Bit-field values for MCCR4. */
293#if defined (CONFIG_133MHZ_DRAM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
295#define CONFIG_SYS_ACTTOPRE 7 /* Activate to Precharge interval */
296#define CONFIG_SYS_ACTORW 5 /* Activate to R/W */
297#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
wdenk5f495752004-02-26 23:46:20 +0000298#else
299#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_PRETOACT 2 /* Precharge to activate interval */
301#define CONFIG_SYS_ACTTOPRE 3 /* Activate to Precharge interval */
302#define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
303#define CONFIG_SYS_SDMODE_CAS_LAT 2 /* SDMODE CAS latency */
wdenk5f495752004-02-26 23:46:20 +0000304#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_PRETOACT 2 /* Precharge to activate interval */
306#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
307#define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
308#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
wdenk5f495752004-02-26 23:46:20 +0000309#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
311#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length 2=4, 3=8 */
312#define CONFIG_SYS_REGDIMM 0
wdenk5f495752004-02-26 23:46:20 +0000313#if defined (CONFIG_MPC8240)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 0
wdenk5f495752004-02-26 23:46:20 +0000315#elif defined (CONFIG_MPC8245)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
317#define CONFIG_SYS_EXTROM 0
wdenk5f495752004-02-26 23:46:20 +0000318#else
319#error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
320#endif
321
322
323/*-----------------------------------------------------------------------
324 memory bank settings
325 * only bits 20-29 are actually used from these vales to set the
326 * start/end address the upper two bits will be 0, and the lower 20
327 * bits will be set to 0x00000 for a start address, or 0xfffff for an
328 * end address
329 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_BANK0_START 0x00000000
331#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
332#define CONFIG_SYS_BANK0_ENABLE 1
333#define CONFIG_SYS_BANK1_START 0x3ff00000
334#define CONFIG_SYS_BANK1_END 0x3fffffff
335#define CONFIG_SYS_BANK1_ENABLE 0
336#define CONFIG_SYS_BANK2_START 0x3ff00000
337#define CONFIG_SYS_BANK2_END 0x3fffffff
338#define CONFIG_SYS_BANK2_ENABLE 0
339#define CONFIG_SYS_BANK3_START 0x3ff00000
340#define CONFIG_SYS_BANK3_END 0x3fffffff
341#define CONFIG_SYS_BANK3_ENABLE 0
342#define CONFIG_SYS_BANK4_START 0x00000000
343#define CONFIG_SYS_BANK4_END 0x00000000
344#define CONFIG_SYS_BANK4_ENABLE 0
345#define CONFIG_SYS_BANK5_START 0x00000000
346#define CONFIG_SYS_BANK5_END 0x00000000
347#define CONFIG_SYS_BANK5_ENABLE 0
348#define CONFIG_SYS_BANK6_START 0x00000000
349#define CONFIG_SYS_BANK6_END 0x00000000
350#define CONFIG_SYS_BANK6_ENABLE 0
351#define CONFIG_SYS_BANK7_START 0x00000000
352#define CONFIG_SYS_BANK7_END 0x00000000
353#define CONFIG_SYS_BANK7_ENABLE 0
wdenk5f495752004-02-26 23:46:20 +0000354
355/*-----------------------------------------------------------------------
356 * Memory bank enable bitmask, specifying which of the banks defined above
357 are actually present. MSB is for bank #7, LSB is for bank #0.
358 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_BANK_ENABLE 0x01
wdenk5f495752004-02-26 23:46:20 +0000360
361#if defined (CONFIG_MPC8240)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_ODCR 0xDF /* configures line driver impedances, */
wdenk5f495752004-02-26 23:46:20 +0000363 /* see 8240 book for bit definitions */
364#elif defined (CONFIG_MPC8245)
365#if defined (CONFIG_133MHZ_DRAM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_ODCR 0xFE /* configures line driver impedances - 133MHz */
wdenk5f495752004-02-26 23:46:20 +0000367#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_ODCR 0xDE /* configures line driver impedances - 66MHz */
wdenk5f495752004-02-26 23:46:20 +0000369#endif
370#else
371#error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
372#endif
373
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
wdenk5f495752004-02-26 23:46:20 +0000375 /* currently accessed page in memory */
376 /* see 8240 book for details */
377
378/*-----------------------------------------------------------------------
379 * Block Address Translation (BAT) register settings.
380 */
381/* SDRAM 0 - 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
383#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk5f495752004-02-26 23:46:20 +0000384
385/* stack in DCACHE @ 1GB (no backing mem) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
387#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenk5f495752004-02-26 23:46:20 +0000388
389/* PCI memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
391#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk5f495752004-02-26 23:46:20 +0000392
393/* Flash, config addrs, etc */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
395#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk5f495752004-02-26 23:46:20 +0000396
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
398#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
399#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
400#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
401#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
402#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
403#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
404#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenk5f495752004-02-26 23:46:20 +0000405
406
407/*-----------------------------------------------------------------------
408 * Cache Configuration
409 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger51372692007-07-04 22:32:10 -0500411#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk5f495752004-02-26 23:46:20 +0000413#endif
414
wdenk5f495752004-02-26 23:46:20 +0000415/* values according to the manual */
416#define CONFIG_DRAM_50MHZ 1
417#define CONFIG_SDRAM_50MHZ
418
419#undef NR_8259_INTS
420#define NR_8259_INTS 1
421
422/*-----------------------------------------------------------------------
423 * IDE/ATA stuff
424 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200425#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 2 IDE busses */
426#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 2 drives per IDE bus */
wdenk5f495752004-02-26 23:46:20 +0000427
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO /* base address */
429#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
430#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
431#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
432#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
433#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
wdenk5f495752004-02-26 23:46:20 +0000434
435#define CONFIG_ATAPI
436
437#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
438#undef CONFIG_IDE_LED /* no led for ide supported */
439#undef CONFIG_IDE_RESET /* reset for ide supported... */
440#undef CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
441
442/*-----------------------------------------------------------------------
443 * DISK Partition support
444 */
445#define CONFIG_DOS_PARTITION
446
447/*-----------------------------------------------------------------------
448 * For booting Linux, the board info and command line data
449 * have to be in the first 8 MB of memory, since this is
450 * the maximum mapped by the Linux kernel during initialization.
451 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200452#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk5f495752004-02-26 23:46:20 +0000453
454#endif /* __CONFIG_H */