blob: ed3f9e1cbe373fa2377422c032d65dae7ad720fe [file] [log] [blame]
wdenkef5fe752003-03-12 10:41:04 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenkef5fe752003-03-12 10:41:04 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 *
26 * Configuration settings for the CPC45 board.
27 *
28 */
29
30/* ------------------------------------------------------------------------- */
31
32/*
33 * board/config.h - configuration options, board specific
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
44#define CONFIG_MPC824X 1
45#define CONFIG_MPC8245 1
46#define CONFIG_CPC45 1
47
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020048#define CONFIG_SYS_TEXT_BASE 0xFFF00000
wdenkef5fe752003-03-12 10:41:04 +000049
50#define CONFIG_CONS_INDEX 1
51#define CONFIG_BAUDRATE 9600
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkef5fe752003-03-12 10:41:04 +000053
Wolfgang Denk1baed662008-03-03 12:16:44 +010054#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkef5fe752003-03-12 10:41:04 +000055
56#define CONFIG_BOOTDELAY 5
57
Jon Loeliger1cb2cb62007-07-09 21:16:53 -050058/*
59 * BOOTP options
60 */
61#define CONFIG_BOOTP_SUBNETMASK
62#define CONFIG_BOOTP_GATEWAY
63#define CONFIG_BOOTP_HOSTNAME
64#define CONFIG_BOOTP_BOOTPATH
65
66#define CONFIG_BOOTP_BOOTFILESIZE
wdenkef5fe752003-03-12 10:41:04 +000067
wdenkef5fe752003-03-12 10:41:04 +000068
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050069/*
70 * Command line configuration.
wdenkef5fe752003-03-12 10:41:04 +000071 */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050072#include <config_cmd_default.h>
wdenkef5fe752003-03-12 10:41:04 +000073
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050074#define CONFIG_CMD_BEDBUG
75#define CONFIG_CMD_DATE
76#define CONFIG_CMD_DHCP
77#define CONFIG_CMD_EEPROM
78#define CONFIG_CMD_EXT2
79#define CONFIG_CMD_FAT
80#define CONFIG_CMD_FLASH
81#define CONFIG_CMD_I2C
82#define CONFIG_CMD_IDE
83#define CONFIG_CMD_NFS
84#define CONFIG_CMD_PCI
85#define CONFIG_CMD_PING
86#define CONFIG_CMD_SDRAM
87#define CONFIG_CMD_SNTP
88
wdenkef5fe752003-03-12 10:41:04 +000089
90/*
91 * Miscellaneous configurable options
92 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_LONGHELP /* undef to save memory */
94#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
95#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkef5fe752003-03-12 10:41:04 +000096
97#if 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
wdenkef5fe752003-03-12 10:41:04 +000099#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#ifdef CONFIG_SYS_HUSH_PARSER
101#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenkef5fe752003-03-12 10:41:04 +0000102#endif
103
104/* Print Buffer Size
105 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
wdenkef5fe752003-03-12 10:41:04 +0000107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
109#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
110#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenkef5fe752003-03-12 10:41:04 +0000111
112/*-----------------------------------------------------------------------
113 * Start addresses for the final memory configuration
114 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkef5fe752003-03-12 10:41:04 +0000116 */
117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenkef5fe752003-03-12 10:41:04 +0000119
120#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_FLASH_BASE 0xFF000000
wdenkef5fe752003-03-12 10:41:04 +0000122#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_BASE 0xFF800000
wdenkef5fe752003-03-12 10:41:04 +0000124#endif
125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkef5fe752003-03-12 10:41:04 +0000127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_EUMB_ADDR 0xFCE00000
wdenkef5fe752003-03-12 10:41:04 +0000129
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200130#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenkef5fe752003-03-12 10:41:04 +0000131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
133#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkef5fe752003-03-12 10:41:04 +0000134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
136#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenkef5fe752003-03-12 10:41:04 +0000137
wdenk9e930b62004-06-19 21:19:10 +0000138/* Maximum amount of RAM.
139 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000
wdenkef5fe752003-03-12 10:41:04 +0000141
142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
144#undef CONFIG_SYS_RAMBOOT
wdenkef5fe752003-03-12 10:41:04 +0000145#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_RAMBOOT
wdenkef5fe752003-03-12 10:41:04 +0000147#endif
148
149
150/*-----------------------------------------------------------------------
151 * Definitions for initial stack pointer and data area
152 */
153
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200155#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk0191e472010-10-26 14:34:52 +0200156#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenkef5fe752003-03-12 10:41:04 +0000157
158/*
159 * NS16550 Configuration
160 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_NS16550
162#define CONFIG_SYS_NS16550_SERIAL
wdenkef5fe752003-03-12 10:41:04 +0000163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkef5fe752003-03-12 10:41:04 +0000165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenkef5fe752003-03-12 10:41:04 +0000167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500)
169#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600)
170#define DUART_DCR (CONFIG_SYS_EUMB_ADDR + 0x4511)
wdenk9e930b62004-06-19 21:19:10 +0000171
172/*
173 * I2C configuration
174 */
175#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
178#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkef5fe752003-03-12 10:41:04 +0000179
180/*
wdenk9e930b62004-06-19 21:19:10 +0000181 * RTC configuration
182 */
183#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenk9e930b62004-06-19 21:19:10 +0000185
186/*
187 * EEPROM configuration
188 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
190#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
191#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
192#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
193#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
wdenk9e930b62004-06-19 21:19:10 +0000194
195/*
wdenkef5fe752003-03-12 10:41:04 +0000196 * Low Level Configuration Settings
197 * (address mappings, register initial values, etc.)
198 * You should know what you are doing if you make changes here.
199 * For the detail description refer to the MPC8240 user's manual.
200 */
201
wdenk9e930b62004-06-19 21:19:10 +0000202#define CONFIG_SYS_CLK_FREQ 33000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_HZ 1000
stroese94ef1cf2003-06-05 15:39:44 +0000204
wdenkef5fe752003-03-12 10:41:04 +0000205
wdenk9e930b62004-06-19 21:19:10 +0000206/* Bit-field values for MCCR1.
207 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_ROMNAL 0
209#define CONFIG_SYS_ROMFAL 8
wdenkef5fe752003-03-12 10:41:04 +0000210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_BANK0_ROW 0 /* SDRAM bank 7-0 row address */
212#define CONFIG_SYS_BANK1_ROW 0
213#define CONFIG_SYS_BANK2_ROW 0
214#define CONFIG_SYS_BANK3_ROW 0
215#define CONFIG_SYS_BANK4_ROW 0
216#define CONFIG_SYS_BANK5_ROW 0
217#define CONFIG_SYS_BANK6_ROW 0
218#define CONFIG_SYS_BANK7_ROW 0
wdenkef5fe752003-03-12 10:41:04 +0000219
wdenk9e930b62004-06-19 21:19:10 +0000220/* Bit-field values for MCCR2.
221 */
wdenkef5fe752003-03-12 10:41:04 +0000222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_REFINT 0x2ec
wdenkef5fe752003-03-12 10:41:04 +0000224
wdenk9e930b62004-06-19 21:19:10 +0000225/* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
226 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_BSTOPRE 160
wdenkef5fe752003-03-12 10:41:04 +0000228
wdenk9e930b62004-06-19 21:19:10 +0000229/* Bit-field values for MCCR3.
230 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_REFREC 2 /* Refresh to activate interval */
232#define CONFIG_SYS_RDLAT 0 /* Data latancy from read command */
wdenk9e930b62004-06-19 21:19:10 +0000233
234/* Bit-field values for MCCR4.
235 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_PRETOACT 2 /* Precharge to activate interval */
237#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
238#define CONFIG_SYS_SDMODE_CAS_LAT 2 /* SDMODE CAS latancy */
239#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
240#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length */
241#define CONFIG_SYS_ACTORW 2
242#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
243#define CONFIG_SYS_EXTROM 0
244#define CONFIG_SYS_REGDIMM 0
wdenkef5fe752003-03-12 10:41:04 +0000245
246/* Memory bank settings.
247 * Only bits 20-29 are actually used from these vales to set the
248 * start/end addresses. The upper two bits will always be 0, and the lower
249 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
250 * address. Refer to the MPC8240 book.
251 */
252
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_BANK0_START 0x00000000
254#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
255#define CONFIG_SYS_BANK0_ENABLE 1
256#define CONFIG_SYS_BANK1_START 0x3ff00000
257#define CONFIG_SYS_BANK1_END 0x3fffffff
258#define CONFIG_SYS_BANK1_ENABLE 0
259#define CONFIG_SYS_BANK2_START 0x3ff00000
260#define CONFIG_SYS_BANK2_END 0x3fffffff
261#define CONFIG_SYS_BANK2_ENABLE 0
262#define CONFIG_SYS_BANK3_START 0x3ff00000
263#define CONFIG_SYS_BANK3_END 0x3fffffff
264#define CONFIG_SYS_BANK3_ENABLE 0
265#define CONFIG_SYS_BANK4_START 0x3ff00000
266#define CONFIG_SYS_BANK4_END 0x3fffffff
267#define CONFIG_SYS_BANK4_ENABLE 0
268#define CONFIG_SYS_BANK5_START 0x3ff00000
269#define CONFIG_SYS_BANK5_END 0x3fffffff
270#define CONFIG_SYS_BANK5_ENABLE 0
271#define CONFIG_SYS_BANK6_START 0x3ff00000
272#define CONFIG_SYS_BANK6_END 0x3fffffff
273#define CONFIG_SYS_BANK6_ENABLE 0
274#define CONFIG_SYS_BANK7_START 0x3ff00000
275#define CONFIG_SYS_BANK7_END 0x3fffffff
276#define CONFIG_SYS_BANK7_ENABLE 0
wdenkef5fe752003-03-12 10:41:04 +0000277
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_ODCR 0xff
279#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
wdenk9e930b62004-06-19 21:19:10 +0000280 /* currently accessed page in memory */
281 /* see 8240 book for details */
wdenkef5fe752003-03-12 10:41:04 +0000282
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
284#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkef5fe752003-03-12 10:41:04 +0000285
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
287#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkef5fe752003-03-12 10:41:04 +0000288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
290#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkef5fe752003-03-12 10:41:04 +0000291
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_IBAT3L (0xFC000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
293#define CONFIG_SYS_IBAT3U (0xFC000000 | BATU_BL_64M | BATU_VS | BATU_VP)
wdenkef5fe752003-03-12 10:41:04 +0000294
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
296#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
297#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
298#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
299#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
300#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
301#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
302#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkef5fe752003-03-12 10:41:04 +0000303
304/*
305 * For booting Linux, the board info and command line data
306 * have to be in the first 8 MB of memory, since this is
307 * the maximum mapped by the Linux kernel during initialization.
308 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkef5fe752003-03-12 10:41:04 +0000310
311/*-----------------------------------------------------------------------
312 * FLASH organization
313 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
315#define CONFIG_SYS_MAX_FLASH_SECT 39 /* Max number of sectors in one bank */
wdenkef5fe752003-03-12 10:41:04 +0000316#define INTEL_ID_28F160F3T 0x88F388F3 /* 16M = 1M x 16 top boot sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
318#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkef5fe752003-03-12 10:41:04 +0000319
320 /* Warining: environment is not EMBEDDED in the ppcboot code.
321 * It's stored in flash separately.
322 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200323#define CONFIG_ENV_IS_IN_FLASH 1
wdenkef5fe752003-03-12 10:41:04 +0000324
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x7F8000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200326#define CONFIG_ENV_SIZE 0x4000 /* Size of the Environment */
327#define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
328#define CONFIG_ENV_SECT_SIZE 0x8000 /* Size of the Environment Sector */
wdenkef5fe752003-03-12 10:41:04 +0000329
330/*-----------------------------------------------------------------------
331 * Cache Configuration
332 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500334#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkef5fe752003-03-12 10:41:04 +0000336#endif
337
wdenk9e930b62004-06-19 21:19:10 +0000338/*----------------------------------------------------------------------*/
339/* CPC45 Memory Map */
340/*----------------------------------------------------------------------*/
341#define SRAM_BASE 0x80000000 /* SRAM base address */
Wolfgang Denkea9e0be2010-08-11 09:38:31 +0200342#define SRAM_END 0x801FFFFF
wdenk9e930b62004-06-19 21:19:10 +0000343#define ST16552_A_BASE 0x80200000 /* ST16552 channel A */
344#define ST16552_B_BASE 0x80400000 /* ST16552 channel A */
345#define BCSR_BASE 0x80600000 /* board control / status registers */
346#define DISPLAY_BASE 0x80600040 /* DISPLAY base */
wdenk54070ab2004-12-31 09:32:47 +0000347#define PCMCIA_MEM_BASE 0x83000000 /* PCMCIA memory window base */
wdenk9e930b62004-06-19 21:19:10 +0000348#define PCMCIA_IO_BASE 0xFE000000 /* PCMCIA IO window base */
wdenkef5fe752003-03-12 10:41:04 +0000349
Wolfgang Denkea9e0be2010-08-11 09:38:31 +0200350#define CONFIG_SYS_SRAM_BASE SRAM_BASE
351#define CONFIG_SYS_SRAM_SIZE (SRAM_END - SRAM_BASE + 1)
wdenkef5fe752003-03-12 10:41:04 +0000352
353/*---------------------------------------------------------------------*/
wdenk9e930b62004-06-19 21:19:10 +0000354/* CPC45 Control/Status Registers */
wdenkef5fe752003-03-12 10:41:04 +0000355/*---------------------------------------------------------------------*/
wdenk9e930b62004-06-19 21:19:10 +0000356#define IRQ_ENA_1 *((volatile uchar*)(BCSR_BASE + 0x00))
357#define IRQ_STAT_1 *((volatile uchar*)(BCSR_BASE + 0x01))
358#define IRQ_ENA_2 *((volatile uchar*)(BCSR_BASE + 0x02))
359#define IRQ_STAT_2 *((volatile uchar*)(BCSR_BASE + 0x03))
360#define BOARD_CTRL *((volatile uchar*)(BCSR_BASE + 0x04))
361#define BOARD_STAT *((volatile uchar*)(BCSR_BASE + 0x05))
362#define WDG_START *((volatile uchar*)(BCSR_BASE + 0x06))
363#define WDG_PRESTOP *((volatile uchar*)(BCSR_BASE + 0x06))
364#define WDG_STOP *((volatile uchar*)(BCSR_BASE + 0x06))
365#define BOARD_REV *((volatile uchar*)(BCSR_BASE + 0x07))
wdenkef5fe752003-03-12 10:41:04 +0000366
367/* IRQ_ENA_1 bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000368#define I_ENA_1_IERA 0x80 /* INTA enable */
369#define I_ENA_1_IERB 0x40 /* INTB enable */
370#define I_ENA_1_IERC 0x20 /* INTC enable */
371#define I_ENA_1_IERD 0x10 /* INTD enable */
wdenkef5fe752003-03-12 10:41:04 +0000372
373/* IRQ_STAT_1 bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000374#define I_STAT_1_INTA 0x80 /* INTA status */
375#define I_STAT_1_INTB 0x40 /* INTB status */
376#define I_STAT_1_INTC 0x20 /* INTC status */
377#define I_STAT_1_INTD 0x10 /* INTD status */
wdenkef5fe752003-03-12 10:41:04 +0000378
379/* IRQ_ENA_2 bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000380#define I_ENA_2_IEAB 0x80 /* ABORT IRQ enable */
381#define I_ENA_2_IEK1 0x40 /* KEY1 IRQ enable */
382#define I_ENA_2_IEK2 0x20 /* KEY2 IRQ enable */
383#define I_ENA_2_IERT 0x10 /* RTC IRQ enable */
384#define I_ENA_2_IESM 0x08 /* LM81 IRQ enable */
385#define I_ENA_2_IEDG 0x04 /* DEGENERATING IRQ enable */
386#define I_ENA_2_IES2 0x02 /* ST16552/B IRQ enable */
387#define I_ENA_2_IES1 0x01 /* ST16552/A IRQ enable */
wdenkef5fe752003-03-12 10:41:04 +0000388
389/* IRQ_STAT_2 bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000390#define I_STAT_2_ABO 0x80 /* ABORT IRQ status */
391#define I_STAT_2_KY1 0x40 /* KEY1 IRQ status */
392#define I_STAT_2_KY2 0x20 /* KEY2 IRQ status */
393#define I_STAT_2_RTC 0x10 /* RTC IRQ status */
394#define I_STAT_2_SMN 0x08 /* LM81 IRQ status */
395#define I_STAT_2_DEG 0x04 /* DEGENERATING IRQ status */
396#define I_STAT_2_SIO2 0x02 /* ST16552/B IRQ status */
397#define I_STAT_2_SIO1 0x01 /* ST16552/A IRQ status */
wdenkef5fe752003-03-12 10:41:04 +0000398
399/* BOARD_CTRL bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000400#define USER_LEDS 2 /* 2 user LEDs */
wdenkef5fe752003-03-12 10:41:04 +0000401
402#if (USER_LEDS == 4)
wdenk9e930b62004-06-19 21:19:10 +0000403#define B_CTRL_WRSE 0x80
404#define B_CTRL_KRSE 0x40
405#define B_CTRL_FWRE 0x20 /* Flash write enable */
406#define B_CTRL_FWPT 0x10 /* Flash write protect */
407#define B_CTRL_LED3 0x08 /* LED 3 control */
408#define B_CTRL_LED2 0x04 /* LED 2 control */
409#define B_CTRL_LED1 0x02 /* LED 1 control */
410#define B_CTRL_LED0 0x01 /* LED 0 control */
wdenkef5fe752003-03-12 10:41:04 +0000411#else
wdenk9e930b62004-06-19 21:19:10 +0000412#define B_CTRL_WRSE 0x80
413#define B_CTRL_KRSE 0x40
414#define B_CTRL_FWRE_1 0x20 /* Flash write enable */
415#define B_CTRL_FWPT_1 0x10 /* Flash write protect */
416#define B_CTRL_LED1 0x08 /* LED 1 control */
417#define B_CTRL_LED0 0x04 /* LED 0 control */
418#define B_CTRL_FWRE_0 0x02 /* Flash write enable */
419#define B_CTRL_FWPT_0 0x01 /* Flash write protect */
wdenkef5fe752003-03-12 10:41:04 +0000420#endif
421
422/* BOARD_STAT bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000423#define B_STAT_WDGE 0x80
424#define B_STAT_WDGS 0x40
425#define B_STAT_WRST 0x20
426#define B_STAT_KRST 0x10
427#define B_STAT_CSW3 0x08 /* sitch bit 3 status */
428#define B_STAT_CSW2 0x04 /* sitch bit 2 status */
429#define B_STAT_CSW1 0x02 /* sitch bit 1 status */
430#define B_STAT_CSW0 0x01 /* sitch bit 0 status */
wdenkef5fe752003-03-12 10:41:04 +0000431
432/*---------------------------------------------------------------------*/
wdenk9e930b62004-06-19 21:19:10 +0000433/* Display addresses */
wdenkef5fe752003-03-12 10:41:04 +0000434/*---------------------------------------------------------------------*/
wdenk9e930b62004-06-19 21:19:10 +0000435#define DISP_UDC_RAM (DISPLAY_BASE + 0x08) /* UDC RAM */
436#define DISP_CHR_RAM (DISPLAY_BASE + 0x18) /* character Ram */
437#define DISP_FLASH (DISPLAY_BASE + 0x20) /* Flash Ram */
wdenkef5fe752003-03-12 10:41:04 +0000438
wdenk9e930b62004-06-19 21:19:10 +0000439#define DISP_UDC_ADR *((volatile uchar*)(DISPLAY_BASE + 0x00)) /* UDC Address Reg. */
440#define DISP_CWORD *((volatile uchar*)(DISPLAY_BASE + 0x10)) /* Control Word Reg. */
wdenkef5fe752003-03-12 10:41:04 +0000441
wdenk9e930b62004-06-19 21:19:10 +0000442#define DISP_DIG0 *((volatile uchar*)(DISP_CHR_RAM + 0x00)) /* Digit 0 address */
443#define DISP_DIG1 *((volatile uchar*)(DISP_CHR_RAM + 0x01)) /* Digit 0 address */
444#define DISP_DIG2 *((volatile uchar*)(DISP_CHR_RAM + 0x02)) /* Digit 0 address */
445#define DISP_DIG3 *((volatile uchar*)(DISP_CHR_RAM + 0x03)) /* Digit 0 address */
446#define DISP_DIG4 *((volatile uchar*)(DISP_CHR_RAM + 0x04)) /* Digit 0 address */
447#define DISP_DIG5 *((volatile uchar*)(DISP_CHR_RAM + 0x05)) /* Digit 0 address */
448#define DISP_DIG6 *((volatile uchar*)(DISP_CHR_RAM + 0x06)) /* Digit 0 address */
449#define DISP_DIG7 *((volatile uchar*)(DISP_CHR_RAM + 0x07)) /* Digit 0 address */
wdenkef5fe752003-03-12 10:41:04 +0000450
451
452/*-----------------------------------------------------------------------
453 * PCI stuff
454 *-----------------------------------------------------------------------
455 */
456#define CONFIG_PCI /* include pci support */
Andre Schwarz8d5c89d2010-10-05 11:59:31 +0200457#define CONFIG_SYS_EARLY_PCI_INIT
wdenk9e930b62004-06-19 21:19:10 +0000458#undef CONFIG_PCI_PNP
459#undef CONFIG_PCI_SCAN_SHOW
wdenkef5fe752003-03-12 10:41:04 +0000460
wdenkef5fe752003-03-12 10:41:04 +0000461
462#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkef5fe752003-03-12 10:41:04 +0000464
wdenk9e930b62004-06-19 21:19:10 +0000465#define PCI_ENET0_IOADDR 0x82000000
wdenkef5fe752003-03-12 10:41:04 +0000466#define PCI_ENET0_MEMADDR 0x82000000
wdenk9e930b62004-06-19 21:19:10 +0000467#define PCI_PLX9030_IOADDR 0x82100000
468#define PCI_PLX9030_MEMADDR 0x82100000
wdenk54070ab2004-12-31 09:32:47 +0000469
470/*-----------------------------------------------------------------------
471 * PCMCIA stuff
472 *-----------------------------------------------------------------------
473 */
474
475#define CONFIG_I82365
476
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477#define CONFIG_SYS_PCMCIA_MEM_ADDR PCMCIA_MEM_BASE
478#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x1000
wdenk54070ab2004-12-31 09:32:47 +0000479
480#define CONFIG_PCMCIA_SLOT_A
481
482/*-----------------------------------------------------------------------
483 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
484 *-----------------------------------------------------------------------
485 */
486
487#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
488
489#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
490#undef CONFIG_IDE_RESET /* reset for IDE not supported */
491#define CONFIG_IDE_LED /* LED for IDE is supported */
492
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200493#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
494#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk54070ab2004-12-31 09:32:47 +0000495
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200496#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk54070ab2004-12-31 09:32:47 +0000497
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200498#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk54070ab2004-12-31 09:32:47 +0000499
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200500#define CONFIG_SYS_ATA_DATA_OFFSET CONFIG_SYS_PCMCIA_MEM_SIZE
wdenk54070ab2004-12-31 09:32:47 +0000501
502/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200503#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk54070ab2004-12-31 09:32:47 +0000504
505/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200506#define CONFIG_SYS_ATA_ALT_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x400)
wdenk54070ab2004-12-31 09:32:47 +0000507
508#define CONFIG_DOS_PARTITION
509
wdenkef5fe752003-03-12 10:41:04 +0000510#endif /* __CONFIG_H */