blob: aba17a6b825152a62ce0852bbb89f885fd804208 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefano Babicf02e6972011-01-20 08:05:15 +00002/*
3 * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
4 *
5 * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
Stefano Babicf02e6972011-01-20 08:05:15 +00006 */
7
8#include <common.h>
9#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090010#include <linux/errno.h>
Stefano Babicf02e6972011-01-20 08:05:15 +000011#include <asm/arch/imx-regs.h>
12#include <asm/arch/crm_regs.h>
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +000013#include <asm/arch/clock.h>
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +000014#include <asm/arch/iomux-mx35.h>
Stefano Babicf02e6972011-01-20 08:05:15 +000015#include <i2c.h>
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000016#include <power/pmic.h>
Stefano Babicf02e6972011-01-20 08:05:15 +000017#include <fsl_pmic.h>
Stefano Babic9dd9d0f2012-09-05 21:47:42 +000018#include <mmc.h>
Yangbo Lu73340382019-06-21 11:42:28 +080019#include <fsl_esdhc_imx.h>
Stefano Babicf02e6972011-01-20 08:05:15 +000020#include <mc9sdz60.h>
21#include <mc13892.h>
22#include <linux/types.h>
Stefano Babic560c1bc2011-08-21 11:00:32 +020023#include <asm/gpio.h>
Stefano Babicf02e6972011-01-20 08:05:15 +000024#include <asm/arch/sys_proto.h>
25#include <netdev.h>
Simon Glass0ffb9d62017-05-31 19:47:48 -060026#include <asm/mach-types.h>
Stefano Babicf02e6972011-01-20 08:05:15 +000027
Helmut Raigerd5a184b2011-10-20 04:19:47 +000028#ifndef CONFIG_BOARD_LATE_INIT
29#error "CONFIG_BOARD_LATE_INIT must be set for this board"
Stefano Babicf02e6972011-01-20 08:05:15 +000030#endif
31
32#ifndef CONFIG_BOARD_EARLY_INIT_F
33#error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
34#endif
35
Stefano Babicf02e6972011-01-20 08:05:15 +000036DECLARE_GLOBAL_DATA_PTR;
37
38int dram_init(void)
39{
Stefano Babic19edc942011-08-02 14:42:36 +020040 u32 size1, size2;
41
42 size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
43 size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
44
45 gd->ram_size = size1 + size2;
Stefano Babicf02e6972011-01-20 08:05:15 +000046
47 return 0;
48}
49
Simon Glass2f949c32017-03-31 08:40:32 -060050int dram_init_banksize(void)
Stefano Babic19edc942011-08-02 14:42:36 +020051{
52 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
53 gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
54
55 gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
56 gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
Simon Glass2f949c32017-03-31 08:40:32 -060057
58 return 0;
Stefano Babic19edc942011-08-02 14:42:36 +020059}
60
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +000061#define I2C_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_ODE)
62
Stefano Babicf02e6972011-01-20 08:05:15 +000063static void setup_iomux_i2c(void)
64{
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +000065 static const iomux_v3_cfg_t i2c1_pads[] = {
66 NEW_PAD_CTRL(MX35_PAD_I2C1_CLK__I2C1_SCL, I2C_PAD_CTRL),
67 NEW_PAD_CTRL(MX35_PAD_I2C1_DAT__I2C1_SDA, I2C_PAD_CTRL),
68 };
Stefano Babicf02e6972011-01-20 08:05:15 +000069
70 /* setup pins for I2C1 */
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +000071 imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
Stefano Babicf02e6972011-01-20 08:05:15 +000072}
73
74
75static void setup_iomux_spi(void)
76{
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +000077 static const iomux_v3_cfg_t spi_pads[] = {
78 MX35_PAD_CSPI1_MOSI__CSPI1_MOSI,
79 MX35_PAD_CSPI1_MISO__CSPI1_MISO,
80 MX35_PAD_CSPI1_SS0__CSPI1_SS0,
81 MX35_PAD_CSPI1_SS1__CSPI1_SS1,
82 MX35_PAD_CSPI1_SCLK__CSPI1_SCLK,
83 };
84
85 imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
Stefano Babicf02e6972011-01-20 08:05:15 +000086}
87
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +000088#define USBOTG_IN_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | \
89 PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW)
90#define USBOTG_OUT_PAD_CTRL (PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW)
91
Benoît Thébaudeau50af5db2012-11-13 09:58:25 +000092static void setup_iomux_usbotg(void)
93{
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +000094 static const iomux_v3_cfg_t usbotg_pads[] = {
95 NEW_PAD_CTRL(MX35_PAD_USBOTG_PWR__USB_TOP_USBOTG_PWR,
96 USBOTG_OUT_PAD_CTRL),
97 NEW_PAD_CTRL(MX35_PAD_USBOTG_OC__USB_TOP_USBOTG_OC,
98 USBOTG_IN_PAD_CTRL),
99 };
Benoît Thébaudeau50af5db2012-11-13 09:58:25 +0000100
101 /* Set up pins for USBOTG. */
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +0000102 imx_iomux_v3_setup_multiple_pads(usbotg_pads, ARRAY_SIZE(usbotg_pads));
Benoît Thébaudeau50af5db2012-11-13 09:58:25 +0000103}
104
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +0000105#define FEC_PAD_CTRL (PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW)
106
Stefano Babicf02e6972011-01-20 08:05:15 +0000107static void setup_iomux_fec(void)
108{
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +0000109 static const iomux_v3_cfg_t fec_pads[] = {
110 NEW_PAD_CTRL(MX35_PAD_FEC_TX_CLK__FEC_TX_CLK, FEC_PAD_CTRL |
111 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
112 NEW_PAD_CTRL(MX35_PAD_FEC_RX_CLK__FEC_RX_CLK, FEC_PAD_CTRL |
113 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
114 NEW_PAD_CTRL(MX35_PAD_FEC_RX_DV__FEC_RX_DV, FEC_PAD_CTRL |
115 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
116 NEW_PAD_CTRL(MX35_PAD_FEC_COL__FEC_COL, FEC_PAD_CTRL |
117 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
118 NEW_PAD_CTRL(MX35_PAD_FEC_RDATA0__FEC_RDATA_0, FEC_PAD_CTRL |
119 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
120 NEW_PAD_CTRL(MX35_PAD_FEC_TDATA0__FEC_TDATA_0, FEC_PAD_CTRL),
121 NEW_PAD_CTRL(MX35_PAD_FEC_TX_EN__FEC_TX_EN, FEC_PAD_CTRL),
122 NEW_PAD_CTRL(MX35_PAD_FEC_MDC__FEC_MDC, FEC_PAD_CTRL),
123 NEW_PAD_CTRL(MX35_PAD_FEC_MDIO__FEC_MDIO, FEC_PAD_CTRL |
124 PAD_CTL_HYS | PAD_CTL_PUS_22K_UP),
125 NEW_PAD_CTRL(MX35_PAD_FEC_TX_ERR__FEC_TX_ERR, FEC_PAD_CTRL),
126 NEW_PAD_CTRL(MX35_PAD_FEC_RX_ERR__FEC_RX_ERR, FEC_PAD_CTRL |
127 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
128 NEW_PAD_CTRL(MX35_PAD_FEC_CRS__FEC_CRS, FEC_PAD_CTRL |
129 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
130 NEW_PAD_CTRL(MX35_PAD_FEC_RDATA1__FEC_RDATA_1, FEC_PAD_CTRL |
131 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
132 NEW_PAD_CTRL(MX35_PAD_FEC_TDATA1__FEC_TDATA_1, FEC_PAD_CTRL),
133 NEW_PAD_CTRL(MX35_PAD_FEC_RDATA2__FEC_RDATA_2, FEC_PAD_CTRL |
134 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
135 NEW_PAD_CTRL(MX35_PAD_FEC_TDATA2__FEC_TDATA_2, FEC_PAD_CTRL),
136 NEW_PAD_CTRL(MX35_PAD_FEC_RDATA3__FEC_RDATA_3, FEC_PAD_CTRL |
137 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
138 NEW_PAD_CTRL(MX35_PAD_FEC_TDATA3__FEC_TDATA_3, FEC_PAD_CTRL),
139 };
Stefano Babicf02e6972011-01-20 08:05:15 +0000140
141 /* setup pins for FEC */
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +0000142 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Stefano Babicf02e6972011-01-20 08:05:15 +0000143}
144
145int board_early_init_f(void)
146{
147 struct ccm_regs *ccm =
148 (struct ccm_regs *)IMX_CCM_BASE;
149
150 /* enable clocks */
151 writel(readl(&ccm->cgr0) |
152 MXC_CCM_CGR0_EMI_MASK |
Benoît Thébaudeau8ce87772012-08-14 03:28:24 +0000153 MXC_CCM_CGR0_EDIO_MASK |
Stefano Babicf02e6972011-01-20 08:05:15 +0000154 MXC_CCM_CGR0_EPIT1_MASK,
155 &ccm->cgr0);
156
157 writel(readl(&ccm->cgr1) |
158 MXC_CCM_CGR1_FEC_MASK |
159 MXC_CCM_CGR1_GPIO1_MASK |
160 MXC_CCM_CGR1_GPIO2_MASK |
161 MXC_CCM_CGR1_GPIO3_MASK |
162 MXC_CCM_CGR1_I2C1_MASK |
163 MXC_CCM_CGR1_I2C2_MASK |
164 MXC_CCM_CGR1_IPU_MASK,
165 &ccm->cgr1);
166
167 /* Setup NAND */
168 __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
169
170 setup_iomux_i2c();
Benoît Thébaudeau50af5db2012-11-13 09:58:25 +0000171 setup_iomux_usbotg();
Stefano Babicf02e6972011-01-20 08:05:15 +0000172 setup_iomux_fec();
173 setup_iomux_spi();
174
175 return 0;
176}
177
178int board_init(void)
179{
180 gd->bd->bi_arch_number = MACH_TYPE_MX35_3DS; /* board id for linux */
181 /* address of boot parameters */
182 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
183
184 return 0;
185}
186
187static inline int pmic_detect(void)
188{
Stefano Babic55615742011-10-06 21:07:42 +0200189 unsigned int id;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000190 struct pmic *p = pmic_get("FSL_PMIC");
191 if (!p)
192 return -ENODEV;
Stefano Babicf02e6972011-01-20 08:05:15 +0000193
Stefano Babic55615742011-10-06 21:07:42 +0200194 pmic_reg_read(p, REG_IDENTIFICATION, &id);
Stefano Babicf02e6972011-01-20 08:05:15 +0000195
196 id = (id >> 6) & 0x7;
197 if (id == 0x7)
198 return 1;
199 return 0;
200}
201
202u32 get_board_rev(void)
203{
204 int rev;
205
206 rev = pmic_detect();
207
208 return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
209}
210
211int board_late_init(void)
212{
213 u8 val;
214 u32 pmic_val;
Stefano Babic55615742011-10-06 21:07:42 +0200215 struct pmic *p;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000216 int ret;
Stefano Babicf02e6972011-01-20 08:05:15 +0000217
Fabio Estevamf330cec2013-11-20 21:17:36 -0200218 ret = pmic_init(I2C_0);
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000219 if (ret)
220 return ret;
221
Stefano Babicf02e6972011-01-20 08:05:15 +0000222 if (pmic_detect()) {
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000223 p = pmic_get("FSL_PMIC");
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +0000224 imx_iomux_v3_setup_pad(MX35_PAD_WDOG_RST__WDOG_WDOG_B);
Stefano Babicf02e6972011-01-20 08:05:15 +0000225
Stefano Babic55615742011-10-06 21:07:42 +0200226 pmic_reg_read(p, REG_SETTING_0, &pmic_val);
227 pmic_reg_write(p, REG_SETTING_0,
228 pmic_val | VO_1_30V | VO_1_50V);
229 pmic_reg_read(p, REG_MODE_0, &pmic_val);
230 pmic_reg_write(p, REG_MODE_0, pmic_val | VGEN3EN);
Stefano Babicf02e6972011-01-20 08:05:15 +0000231
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +0000232 imx_iomux_v3_setup_pad(MX35_PAD_COMPARE__GPIO1_5);
Stefano Babicf02e6972011-01-20 08:05:15 +0000233
Benoît Thébaudeaue79a5fd2013-05-06 01:33:51 +0000234 gpio_direction_output(IMX_GPIO_NR(1, 5), 1);
Stefano Babicf02e6972011-01-20 08:05:15 +0000235 }
236
237 val = mc9sdz60_reg_read(MC9SDZ60_REG_GPIO_1) | 0x04;
238 mc9sdz60_reg_write(MC9SDZ60_REG_GPIO_1, val);
239 mdelay(200);
240
241 val = mc9sdz60_reg_read(MC9SDZ60_REG_RESET_1) & 0x7F;
242 mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
243 mdelay(200);
244
245 val |= 0x80;
246 mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
247
Stefano Babicf02e6972011-01-20 08:05:15 +0000248 /* Print board revision */
Fabio Estevam772ec152012-02-10 06:29:15 +0000249 printf("Board: MX35 PDK %d.0\n", ((get_board_rev() >> 8) + 1) & 0x0F);
Stefano Babicf02e6972011-01-20 08:05:15 +0000250
251 return 0;
252}
253
254int board_eth_init(bd_t *bis)
255{
Stefano Babicf02e6972011-01-20 08:05:15 +0000256#if defined(CONFIG_SMC911X)
Fabio Estevamc58c8a42013-09-20 16:30:50 -0300257 int rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
258 if (rc)
259 return rc;
Stefano Babicf02e6972011-01-20 08:05:15 +0000260#endif
Fabio Estevamc58c8a42013-09-20 16:30:50 -0300261 return cpu_eth_init(bis);
Stefano Babicf02e6972011-01-20 08:05:15 +0000262}
Stefano Babic9dd9d0f2012-09-05 21:47:42 +0000263
Yangbo Lu73340382019-06-21 11:42:28 +0800264#if defined(CONFIG_FSL_ESDHC_IMX)
Stefano Babic9dd9d0f2012-09-05 21:47:42 +0000265
266struct fsl_esdhc_cfg esdhc_cfg = {MMC_SDHC1_BASE_ADDR};
267
268int board_mmc_init(bd_t *bis)
269{
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +0000270 static const iomux_v3_cfg_t sdhc1_pads[] = {
271 MX35_PAD_SD1_CMD__ESDHC1_CMD,
272 MX35_PAD_SD1_CLK__ESDHC1_CLK,
273 MX35_PAD_SD1_DATA0__ESDHC1_DAT0,
274 MX35_PAD_SD1_DATA1__ESDHC1_DAT1,
275 MX35_PAD_SD1_DATA2__ESDHC1_DAT2,
276 MX35_PAD_SD1_DATA3__ESDHC1_DAT3,
277 };
278
Stefano Babic9dd9d0f2012-09-05 21:47:42 +0000279 /* configure pins for SDHC1 only */
Benoît Thébaudeau4951a2c2013-05-03 10:32:22 +0000280 imx_iomux_v3_setup_multiple_pads(sdhc1_pads, ARRAY_SIZE(sdhc1_pads));
Stefano Babic9dd9d0f2012-09-05 21:47:42 +0000281
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000282 esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
Stefano Babic9dd9d0f2012-09-05 21:47:42 +0000283 return fsl_esdhc_initialize(bis, &esdhc_cfg);
284}
285
286int board_mmc_getcd(struct mmc *mmc)
287{
288 return !(mc9sdz60_reg_read(MC9SDZ60_REG_DES_FLAG) & 0x4);
289}
290#endif