Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de> |
| 4 | * |
| 5 | * (C) Copyright 2008-2010 Freescale Semiconductor, Inc. |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <asm/io.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 10 | #include <linux/errno.h> |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 11 | #include <asm/arch/imx-regs.h> |
| 12 | #include <asm/arch/crm_regs.h> |
Benoît Thébaudeau | c58ff34 | 2012-10-01 08:36:25 +0000 | [diff] [blame] | 13 | #include <asm/arch/clock.h> |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 14 | #include <asm/arch/iomux-mx35.h> |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 15 | #include <i2c.h> |
Łukasz Majewski | 1c6dba1 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 16 | #include <power/pmic.h> |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 17 | #include <fsl_pmic.h> |
Stefano Babic | 9dd9d0f | 2012-09-05 21:47:42 +0000 | [diff] [blame] | 18 | #include <mmc.h> |
Yangbo Lu | 7334038 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 19 | #include <fsl_esdhc_imx.h> |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 20 | #include <mc9sdz60.h> |
| 21 | #include <mc13892.h> |
| 22 | #include <linux/types.h> |
Stefano Babic | 560c1bc | 2011-08-21 11:00:32 +0200 | [diff] [blame] | 23 | #include <asm/gpio.h> |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 24 | #include <asm/arch/sys_proto.h> |
| 25 | #include <netdev.h> |
Simon Glass | 0ffb9d6 | 2017-05-31 19:47:48 -0600 | [diff] [blame] | 26 | #include <asm/mach-types.h> |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 27 | |
Helmut Raiger | d5a184b | 2011-10-20 04:19:47 +0000 | [diff] [blame] | 28 | #ifndef CONFIG_BOARD_LATE_INIT |
| 29 | #error "CONFIG_BOARD_LATE_INIT must be set for this board" |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 30 | #endif |
| 31 | |
| 32 | #ifndef CONFIG_BOARD_EARLY_INIT_F |
| 33 | #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board" |
| 34 | #endif |
| 35 | |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 36 | DECLARE_GLOBAL_DATA_PTR; |
| 37 | |
| 38 | int dram_init(void) |
| 39 | { |
Stefano Babic | 19edc94 | 2011-08-02 14:42:36 +0200 | [diff] [blame] | 40 | u32 size1, size2; |
| 41 | |
| 42 | size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE); |
| 43 | size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE); |
| 44 | |
| 45 | gd->ram_size = size1 + size2; |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 46 | |
| 47 | return 0; |
| 48 | } |
| 49 | |
Simon Glass | 2f949c3 | 2017-03-31 08:40:32 -0600 | [diff] [blame] | 50 | int dram_init_banksize(void) |
Stefano Babic | 19edc94 | 2011-08-02 14:42:36 +0200 | [diff] [blame] | 51 | { |
| 52 | gd->bd->bi_dram[0].start = PHYS_SDRAM_1; |
| 53 | gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE; |
| 54 | |
| 55 | gd->bd->bi_dram[1].start = PHYS_SDRAM_2; |
| 56 | gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE; |
Simon Glass | 2f949c3 | 2017-03-31 08:40:32 -0600 | [diff] [blame] | 57 | |
| 58 | return 0; |
Stefano Babic | 19edc94 | 2011-08-02 14:42:36 +0200 | [diff] [blame] | 59 | } |
| 60 | |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 61 | #define I2C_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_ODE) |
| 62 | |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 63 | static void setup_iomux_i2c(void) |
| 64 | { |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 65 | static const iomux_v3_cfg_t i2c1_pads[] = { |
| 66 | NEW_PAD_CTRL(MX35_PAD_I2C1_CLK__I2C1_SCL, I2C_PAD_CTRL), |
| 67 | NEW_PAD_CTRL(MX35_PAD_I2C1_DAT__I2C1_SDA, I2C_PAD_CTRL), |
| 68 | }; |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 69 | |
| 70 | /* setup pins for I2C1 */ |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 71 | imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads)); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | |
| 75 | static void setup_iomux_spi(void) |
| 76 | { |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 77 | static const iomux_v3_cfg_t spi_pads[] = { |
| 78 | MX35_PAD_CSPI1_MOSI__CSPI1_MOSI, |
| 79 | MX35_PAD_CSPI1_MISO__CSPI1_MISO, |
| 80 | MX35_PAD_CSPI1_SS0__CSPI1_SS0, |
| 81 | MX35_PAD_CSPI1_SS1__CSPI1_SS1, |
| 82 | MX35_PAD_CSPI1_SCLK__CSPI1_SCLK, |
| 83 | }; |
| 84 | |
| 85 | imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads)); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 86 | } |
| 87 | |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 88 | #define USBOTG_IN_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | \ |
| 89 | PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW) |
| 90 | #define USBOTG_OUT_PAD_CTRL (PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW) |
| 91 | |
Benoît Thébaudeau | 50af5db | 2012-11-13 09:58:25 +0000 | [diff] [blame] | 92 | static void setup_iomux_usbotg(void) |
| 93 | { |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 94 | static const iomux_v3_cfg_t usbotg_pads[] = { |
| 95 | NEW_PAD_CTRL(MX35_PAD_USBOTG_PWR__USB_TOP_USBOTG_PWR, |
| 96 | USBOTG_OUT_PAD_CTRL), |
| 97 | NEW_PAD_CTRL(MX35_PAD_USBOTG_OC__USB_TOP_USBOTG_OC, |
| 98 | USBOTG_IN_PAD_CTRL), |
| 99 | }; |
Benoît Thébaudeau | 50af5db | 2012-11-13 09:58:25 +0000 | [diff] [blame] | 100 | |
| 101 | /* Set up pins for USBOTG. */ |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 102 | imx_iomux_v3_setup_multiple_pads(usbotg_pads, ARRAY_SIZE(usbotg_pads)); |
Benoît Thébaudeau | 50af5db | 2012-11-13 09:58:25 +0000 | [diff] [blame] | 103 | } |
| 104 | |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 105 | #define FEC_PAD_CTRL (PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW) |
| 106 | |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 107 | static void setup_iomux_fec(void) |
| 108 | { |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 109 | static const iomux_v3_cfg_t fec_pads[] = { |
| 110 | NEW_PAD_CTRL(MX35_PAD_FEC_TX_CLK__FEC_TX_CLK, FEC_PAD_CTRL | |
| 111 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 112 | NEW_PAD_CTRL(MX35_PAD_FEC_RX_CLK__FEC_RX_CLK, FEC_PAD_CTRL | |
| 113 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 114 | NEW_PAD_CTRL(MX35_PAD_FEC_RX_DV__FEC_RX_DV, FEC_PAD_CTRL | |
| 115 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 116 | NEW_PAD_CTRL(MX35_PAD_FEC_COL__FEC_COL, FEC_PAD_CTRL | |
| 117 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 118 | NEW_PAD_CTRL(MX35_PAD_FEC_RDATA0__FEC_RDATA_0, FEC_PAD_CTRL | |
| 119 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 120 | NEW_PAD_CTRL(MX35_PAD_FEC_TDATA0__FEC_TDATA_0, FEC_PAD_CTRL), |
| 121 | NEW_PAD_CTRL(MX35_PAD_FEC_TX_EN__FEC_TX_EN, FEC_PAD_CTRL), |
| 122 | NEW_PAD_CTRL(MX35_PAD_FEC_MDC__FEC_MDC, FEC_PAD_CTRL), |
| 123 | NEW_PAD_CTRL(MX35_PAD_FEC_MDIO__FEC_MDIO, FEC_PAD_CTRL | |
| 124 | PAD_CTL_HYS | PAD_CTL_PUS_22K_UP), |
| 125 | NEW_PAD_CTRL(MX35_PAD_FEC_TX_ERR__FEC_TX_ERR, FEC_PAD_CTRL), |
| 126 | NEW_PAD_CTRL(MX35_PAD_FEC_RX_ERR__FEC_RX_ERR, FEC_PAD_CTRL | |
| 127 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 128 | NEW_PAD_CTRL(MX35_PAD_FEC_CRS__FEC_CRS, FEC_PAD_CTRL | |
| 129 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 130 | NEW_PAD_CTRL(MX35_PAD_FEC_RDATA1__FEC_RDATA_1, FEC_PAD_CTRL | |
| 131 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 132 | NEW_PAD_CTRL(MX35_PAD_FEC_TDATA1__FEC_TDATA_1, FEC_PAD_CTRL), |
| 133 | NEW_PAD_CTRL(MX35_PAD_FEC_RDATA2__FEC_RDATA_2, FEC_PAD_CTRL | |
| 134 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 135 | NEW_PAD_CTRL(MX35_PAD_FEC_TDATA2__FEC_TDATA_2, FEC_PAD_CTRL), |
| 136 | NEW_PAD_CTRL(MX35_PAD_FEC_RDATA3__FEC_RDATA_3, FEC_PAD_CTRL | |
| 137 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN), |
| 138 | NEW_PAD_CTRL(MX35_PAD_FEC_TDATA3__FEC_TDATA_3, FEC_PAD_CTRL), |
| 139 | }; |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 140 | |
| 141 | /* setup pins for FEC */ |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 142 | imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads)); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 143 | } |
| 144 | |
| 145 | int board_early_init_f(void) |
| 146 | { |
| 147 | struct ccm_regs *ccm = |
| 148 | (struct ccm_regs *)IMX_CCM_BASE; |
| 149 | |
| 150 | /* enable clocks */ |
| 151 | writel(readl(&ccm->cgr0) | |
| 152 | MXC_CCM_CGR0_EMI_MASK | |
Benoît Thébaudeau | 8ce8777 | 2012-08-14 03:28:24 +0000 | [diff] [blame] | 153 | MXC_CCM_CGR0_EDIO_MASK | |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 154 | MXC_CCM_CGR0_EPIT1_MASK, |
| 155 | &ccm->cgr0); |
| 156 | |
| 157 | writel(readl(&ccm->cgr1) | |
| 158 | MXC_CCM_CGR1_FEC_MASK | |
| 159 | MXC_CCM_CGR1_GPIO1_MASK | |
| 160 | MXC_CCM_CGR1_GPIO2_MASK | |
| 161 | MXC_CCM_CGR1_GPIO3_MASK | |
| 162 | MXC_CCM_CGR1_I2C1_MASK | |
| 163 | MXC_CCM_CGR1_I2C2_MASK | |
| 164 | MXC_CCM_CGR1_IPU_MASK, |
| 165 | &ccm->cgr1); |
| 166 | |
| 167 | /* Setup NAND */ |
| 168 | __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr); |
| 169 | |
| 170 | setup_iomux_i2c(); |
Benoît Thébaudeau | 50af5db | 2012-11-13 09:58:25 +0000 | [diff] [blame] | 171 | setup_iomux_usbotg(); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 172 | setup_iomux_fec(); |
| 173 | setup_iomux_spi(); |
| 174 | |
| 175 | return 0; |
| 176 | } |
| 177 | |
| 178 | int board_init(void) |
| 179 | { |
| 180 | gd->bd->bi_arch_number = MACH_TYPE_MX35_3DS; /* board id for linux */ |
| 181 | /* address of boot parameters */ |
| 182 | gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; |
| 183 | |
| 184 | return 0; |
| 185 | } |
| 186 | |
| 187 | static inline int pmic_detect(void) |
| 188 | { |
Stefano Babic | 5561574 | 2011-10-06 21:07:42 +0200 | [diff] [blame] | 189 | unsigned int id; |
Łukasz Majewski | 1c6dba1 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 190 | struct pmic *p = pmic_get("FSL_PMIC"); |
| 191 | if (!p) |
| 192 | return -ENODEV; |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 193 | |
Stefano Babic | 5561574 | 2011-10-06 21:07:42 +0200 | [diff] [blame] | 194 | pmic_reg_read(p, REG_IDENTIFICATION, &id); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 195 | |
| 196 | id = (id >> 6) & 0x7; |
| 197 | if (id == 0x7) |
| 198 | return 1; |
| 199 | return 0; |
| 200 | } |
| 201 | |
| 202 | u32 get_board_rev(void) |
| 203 | { |
| 204 | int rev; |
| 205 | |
| 206 | rev = pmic_detect(); |
| 207 | |
| 208 | return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8; |
| 209 | } |
| 210 | |
| 211 | int board_late_init(void) |
| 212 | { |
| 213 | u8 val; |
| 214 | u32 pmic_val; |
Stefano Babic | 5561574 | 2011-10-06 21:07:42 +0200 | [diff] [blame] | 215 | struct pmic *p; |
Łukasz Majewski | 1c6dba1 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 216 | int ret; |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 217 | |
Fabio Estevam | f330cec | 2013-11-20 21:17:36 -0200 | [diff] [blame] | 218 | ret = pmic_init(I2C_0); |
Łukasz Majewski | 1c6dba1 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 219 | if (ret) |
| 220 | return ret; |
| 221 | |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 222 | if (pmic_detect()) { |
Łukasz Majewski | 1c6dba1 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 223 | p = pmic_get("FSL_PMIC"); |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 224 | imx_iomux_v3_setup_pad(MX35_PAD_WDOG_RST__WDOG_WDOG_B); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 225 | |
Stefano Babic | 5561574 | 2011-10-06 21:07:42 +0200 | [diff] [blame] | 226 | pmic_reg_read(p, REG_SETTING_0, &pmic_val); |
| 227 | pmic_reg_write(p, REG_SETTING_0, |
| 228 | pmic_val | VO_1_30V | VO_1_50V); |
| 229 | pmic_reg_read(p, REG_MODE_0, &pmic_val); |
| 230 | pmic_reg_write(p, REG_MODE_0, pmic_val | VGEN3EN); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 231 | |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 232 | imx_iomux_v3_setup_pad(MX35_PAD_COMPARE__GPIO1_5); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 233 | |
Benoît Thébaudeau | e79a5fd | 2013-05-06 01:33:51 +0000 | [diff] [blame] | 234 | gpio_direction_output(IMX_GPIO_NR(1, 5), 1); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 235 | } |
| 236 | |
| 237 | val = mc9sdz60_reg_read(MC9SDZ60_REG_GPIO_1) | 0x04; |
| 238 | mc9sdz60_reg_write(MC9SDZ60_REG_GPIO_1, val); |
| 239 | mdelay(200); |
| 240 | |
| 241 | val = mc9sdz60_reg_read(MC9SDZ60_REG_RESET_1) & 0x7F; |
| 242 | mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val); |
| 243 | mdelay(200); |
| 244 | |
| 245 | val |= 0x80; |
| 246 | mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val); |
| 247 | |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 248 | /* Print board revision */ |
Fabio Estevam | 772ec15 | 2012-02-10 06:29:15 +0000 | [diff] [blame] | 249 | printf("Board: MX35 PDK %d.0\n", ((get_board_rev() >> 8) + 1) & 0x0F); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 250 | |
| 251 | return 0; |
| 252 | } |
| 253 | |
| 254 | int board_eth_init(bd_t *bis) |
| 255 | { |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 256 | #if defined(CONFIG_SMC911X) |
Fabio Estevam | c58c8a4 | 2013-09-20 16:30:50 -0300 | [diff] [blame] | 257 | int rc = smc911x_initialize(0, CONFIG_SMC911X_BASE); |
| 258 | if (rc) |
| 259 | return rc; |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 260 | #endif |
Fabio Estevam | c58c8a4 | 2013-09-20 16:30:50 -0300 | [diff] [blame] | 261 | return cpu_eth_init(bis); |
Stefano Babic | f02e697 | 2011-01-20 08:05:15 +0000 | [diff] [blame] | 262 | } |
Stefano Babic | 9dd9d0f | 2012-09-05 21:47:42 +0000 | [diff] [blame] | 263 | |
Yangbo Lu | 7334038 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 264 | #if defined(CONFIG_FSL_ESDHC_IMX) |
Stefano Babic | 9dd9d0f | 2012-09-05 21:47:42 +0000 | [diff] [blame] | 265 | |
| 266 | struct fsl_esdhc_cfg esdhc_cfg = {MMC_SDHC1_BASE_ADDR}; |
| 267 | |
| 268 | int board_mmc_init(bd_t *bis) |
| 269 | { |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 270 | static const iomux_v3_cfg_t sdhc1_pads[] = { |
| 271 | MX35_PAD_SD1_CMD__ESDHC1_CMD, |
| 272 | MX35_PAD_SD1_CLK__ESDHC1_CLK, |
| 273 | MX35_PAD_SD1_DATA0__ESDHC1_DAT0, |
| 274 | MX35_PAD_SD1_DATA1__ESDHC1_DAT1, |
| 275 | MX35_PAD_SD1_DATA2__ESDHC1_DAT2, |
| 276 | MX35_PAD_SD1_DATA3__ESDHC1_DAT3, |
| 277 | }; |
| 278 | |
Stefano Babic | 9dd9d0f | 2012-09-05 21:47:42 +0000 | [diff] [blame] | 279 | /* configure pins for SDHC1 only */ |
Benoît Thébaudeau | 4951a2c | 2013-05-03 10:32:22 +0000 | [diff] [blame] | 280 | imx_iomux_v3_setup_multiple_pads(sdhc1_pads, ARRAY_SIZE(sdhc1_pads)); |
Stefano Babic | 9dd9d0f | 2012-09-05 21:47:42 +0000 | [diff] [blame] | 281 | |
Benoît Thébaudeau | c58ff34 | 2012-10-01 08:36:25 +0000 | [diff] [blame] | 282 | esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK); |
Stefano Babic | 9dd9d0f | 2012-09-05 21:47:42 +0000 | [diff] [blame] | 283 | return fsl_esdhc_initialize(bis, &esdhc_cfg); |
| 284 | } |
| 285 | |
| 286 | int board_mmc_getcd(struct mmc *mmc) |
| 287 | { |
| 288 | return !(mc9sdz60_reg_read(MC9SDZ60_REG_DES_FLAG) & 0x4); |
| 289 | } |
| 290 | #endif |