blob: 7a0e703596623a3ad7d23c0034185628381abe68 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Beniamino Galvanid1037e42016-05-08 08:30:16 +02002/*
3 * (C) Copyright 2016 Beniamino Galvani <b.galvani@gmail.com>
Jerome Brunetf897c4b2018-10-05 17:00:37 +02004 * (C) Copyright 2018 Neil Armstrong <narmstrong@baylibre.com>
Beniamino Galvanid1037e42016-05-08 08:30:16 +02005 */
6
7#include <common.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -07008#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -06009#include <net.h>
Neil Armstrong2fbfcbb2018-07-27 14:10:00 +020010#include <asm/arch/boot.h>
Jerome Brunetf897c4b2018-10-05 17:00:37 +020011#include <asm/arch/eth.h>
Neil Armstrong6e89d922018-04-11 17:13:45 +020012#include <asm/arch/gx.h>
Jerome Brunetf897c4b2018-10-05 17:00:37 +020013#include <asm/arch/mem.h>
Maxime Jourdan1be090a2018-12-11 12:52:04 +010014#include <asm/arch/meson-vpu.h>
Jerome Brunetf897c4b2018-10-05 17:00:37 +020015#include <asm/io.h>
Beniamino Galvanid1037e42016-05-08 08:30:16 +020016#include <asm/armv8/mmu.h>
Neil Armstrong8b245692017-11-27 10:35:46 +010017#include <linux/sizes.h>
Neil Armstrong70f92ac2020-03-30 11:27:25 +020018#include <usb.h>
19#include <linux/usb/otg.h>
20#include <asm/arch/usb-gx.h>
21#include <usb/dwc2_udc.h>
22#include <clk.h>
Jerome Brunetf897c4b2018-10-05 17:00:37 +020023#include <phy.h>
Beniamino Galvanid1037e42016-05-08 08:30:16 +020024
25DECLARE_GLOBAL_DATA_PTR;
26
Neil Armstrong2fbfcbb2018-07-27 14:10:00 +020027int meson_get_boot_device(void)
28{
29 return readl(GX_AO_SEC_GP_CFG0) & GX_AO_BOOT_DEVICE;
30}
31
Jerome Brunetf897c4b2018-10-05 17:00:37 +020032/* Configure the reserved memory zones exported by the secure registers
33 * into EFI and DTB reserved memory entries.
34 */
35void meson_init_reserved_memory(void *fdt)
Neil Armstrong8b245692017-11-27 10:35:46 +010036{
37 u64 bl31_size, bl31_start;
38 u64 bl32_size, bl32_start;
39 u32 reg;
40
41 /*
42 * Get ARM Trusted Firmware reserved memory zones in :
43 * - AO_SEC_GP_CFG3: bl32 & bl31 size in KiB, can be 0
44 * - AO_SEC_GP_CFG5: bl31 physical start address, can be NULL
45 * - AO_SEC_GP_CFG4: bl32 physical start address, can be NULL
46 */
Neil Armstrong6e89d922018-04-11 17:13:45 +020047 reg = readl(GX_AO_SEC_GP_CFG3);
Neil Armstrong8b245692017-11-27 10:35:46 +010048
Neil Armstrong6e89d922018-04-11 17:13:45 +020049 bl31_size = ((reg & GX_AO_BL31_RSVMEM_SIZE_MASK)
50 >> GX_AO_BL31_RSVMEM_SIZE_SHIFT) * SZ_1K;
51 bl32_size = (reg & GX_AO_BL32_RSVMEM_SIZE_MASK) * SZ_1K;
Neil Armstrong8b245692017-11-27 10:35:46 +010052
Neil Armstrong6e89d922018-04-11 17:13:45 +020053 bl31_start = readl(GX_AO_SEC_GP_CFG5);
54 bl32_start = readl(GX_AO_SEC_GP_CFG4);
Neil Armstrong8b245692017-11-27 10:35:46 +010055
56 /*
Neil Armstrong6e89d922018-04-11 17:13:45 +020057 * Early Meson GX Firmware revisions did not provide the reserved
Neil Armstrong8b245692017-11-27 10:35:46 +010058 * memory zones in the registers, keep fixed memory zone handling.
59 */
Neil Armstrong6e89d922018-04-11 17:13:45 +020060 if (IS_ENABLED(CONFIG_MESON_GX) &&
Neil Armstrong8b245692017-11-27 10:35:46 +010061 !reg && !bl31_start && !bl32_start) {
62 bl31_start = 0x10000000;
63 bl31_size = 0x200000;
64 }
65
66 /* Add first 16MiB reserved zone */
Neil Armstrong6e89d922018-04-11 17:13:45 +020067 meson_board_add_reserved_memory(fdt, 0, GX_FIRMWARE_MEM_SIZE);
Neil Armstrong8b245692017-11-27 10:35:46 +010068
69 /* Add BL31 reserved zone */
70 if (bl31_start && bl31_size)
71 meson_board_add_reserved_memory(fdt, bl31_start, bl31_size);
72
73 /* Add BL32 reserved zone */
74 if (bl32_start && bl32_size)
75 meson_board_add_reserved_memory(fdt, bl32_start, bl32_size);
Maxime Jourdan1be090a2018-12-11 12:52:04 +010076
77#if defined(CONFIG_VIDEO_MESON)
78 meson_vpu_rsv_fb(fdt);
79#endif
Beniamino Galvanid1037e42016-05-08 08:30:16 +020080}
81
Jerome Brunetf897c4b2018-10-05 17:00:37 +020082phys_size_t get_effective_memsize(void)
Beniamino Galvanid1037e42016-05-08 08:30:16 +020083{
Jerome Brunetf897c4b2018-10-05 17:00:37 +020084 /* Size is reported in MiB, convert it in bytes */
85 return ((readl(GX_AO_SEC_GP_CFG0) & GX_AO_MEM_SIZE_MASK)
86 >> GX_AO_MEM_SIZE_SHIFT) * SZ_1M;
Beniamino Galvanid1037e42016-05-08 08:30:16 +020087}
88
Neil Armstrong6e89d922018-04-11 17:13:45 +020089static struct mm_region gx_mem_map[] = {
Beniamino Galvanid1037e42016-05-08 08:30:16 +020090 {
York Sunc7104e52016-06-24 16:46:22 -070091 .virt = 0x0UL,
92 .phys = 0x0UL,
Loic Devulderc067c582018-09-25 16:30:35 +020093 .size = 0xc0000000UL,
Beniamino Galvanid1037e42016-05-08 08:30:16 +020094 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
95 PTE_BLOCK_INNER_SHARE
96 }, {
Loic Devulderc067c582018-09-25 16:30:35 +020097 .virt = 0xc0000000UL,
98 .phys = 0xc0000000UL,
99 .size = 0x30000000UL,
Beniamino Galvanid1037e42016-05-08 08:30:16 +0200100 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
101 PTE_BLOCK_NON_SHARE |
102 PTE_BLOCK_PXN | PTE_BLOCK_UXN
103 }, {
104 /* List terminator */
105 0,
106 }
107};
108
Neil Armstrong6e89d922018-04-11 17:13:45 +0200109struct mm_region *mem_map = gx_mem_map;
Jerome Brunetf897c4b2018-10-05 17:00:37 +0200110
111/* Configure the Ethernet MAC with the requested interface mode
112 * with some optional flags.
113 */
114void meson_eth_init(phy_interface_t mode, unsigned int flags)
115{
116 switch (mode) {
117 case PHY_INTERFACE_MODE_RGMII:
118 case PHY_INTERFACE_MODE_RGMII_ID:
119 case PHY_INTERFACE_MODE_RGMII_RXID:
120 case PHY_INTERFACE_MODE_RGMII_TXID:
121 /* Set RGMII mode */
122 setbits_le32(GX_ETH_REG_0, GX_ETH_REG_0_PHY_INTF |
123 GX_ETH_REG_0_TX_PHASE(1) |
124 GX_ETH_REG_0_TX_RATIO(4) |
125 GX_ETH_REG_0_PHY_CLK_EN |
126 GX_ETH_REG_0_CLK_EN);
Neil Armstrong3968a692019-05-28 13:13:19 +0200127
128 /* Reset to external PHY */
129 if(!IS_ENABLED(CONFIG_MESON_GXBB))
130 writel(0x2009087f, GX_ETH_REG_3);
131
Jerome Brunetf897c4b2018-10-05 17:00:37 +0200132 break;
133
134 case PHY_INTERFACE_MODE_RMII:
135 /* Set RMII mode */
136 out_le32(GX_ETH_REG_0, GX_ETH_REG_0_INVERT_RMII_CLK |
137 GX_ETH_REG_0_CLK_EN);
138
Neil Armstrong3968a692019-05-28 13:13:19 +0200139 /* Use GXL RMII Internal PHY (also on GXM) */
140 if (!IS_ENABLED(CONFIG_MESON_GXBB)) {
141 if ((flags & MESON_USE_INTERNAL_RMII_PHY)) {
142 writel(0x10110181, GX_ETH_REG_2);
143 writel(0xe40908ff, GX_ETH_REG_3);
144 } else
145 writel(0x2009087f, GX_ETH_REG_3);
Jerome Brunetf897c4b2018-10-05 17:00:37 +0200146 }
147
148 break;
149
150 default:
151 printf("Invalid Ethernet interface mode\n");
152 return;
153 }
154
155 /* Enable power gate */
156 clrbits_le32(GX_MEM_PD_REG_0, GX_MEM_PD_REG_0_ETH_MASK);
157}
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200158
Neil Armstrong69120d82020-09-10 10:48:14 +0200159#if CONFIG_IS_ENABLED(USB_DWC3_MESON_GXL) && \
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200160 CONFIG_IS_ENABLED(USB_GADGET_DWC2_OTG)
161static struct dwc2_plat_otg_data meson_gx_dwc2_data;
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200162
163int board_usb_init(int index, enum usb_init_type init)
164{
Neil Armstrong69120d82020-09-10 10:48:14 +0200165 struct fdtdec_phandle_args args;
166 const void *blob = gd->fdt_blob;
167 int node, dwc2_node;
168 struct udevice *dev, *clk_dev;
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200169 struct clk clk;
Neil Armstrong69120d82020-09-10 10:48:14 +0200170 int ret;
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200171
Neil Armstrong69120d82020-09-10 10:48:14 +0200172 /* find the usb glue node */
173 node = fdt_node_offset_by_compatible(blob, -1,
174 "amlogic,meson-gxl-usb-ctrl");
175 if (node < 0) {
176 node = fdt_node_offset_by_compatible(blob, -1,
177 "amlogic,meson-gxm-usb-ctrl");
178 if (node < 0) {
179 debug("Not found usb-control node\n");
180 return -ENODEV;
181 }
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200182 }
183
Neil Armstrong69120d82020-09-10 10:48:14 +0200184 if (!fdtdec_get_is_enabled(blob, node)) {
185 debug("usb is disabled in the device tree\n");
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200186 return -ENODEV;
187 }
188
Neil Armstrong69120d82020-09-10 10:48:14 +0200189 ret = uclass_get_device_by_of_offset(UCLASS_SIMPLE_BUS, node, &dev);
190 if (ret) {
191 debug("Not found usb-control device\n");
192 return ret;
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200193 }
194
Neil Armstrong69120d82020-09-10 10:48:14 +0200195 /* find the dwc2 node */
196 dwc2_node = fdt_node_offset_by_compatible(blob, node,
197 "amlogic,meson-g12a-usb");
198 if (dwc2_node < 0) {
199 debug("Not found dwc2 node\n");
200 return -ENODEV;
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200201 }
202
Neil Armstrong69120d82020-09-10 10:48:14 +0200203 if (!fdtdec_get_is_enabled(blob, dwc2_node)) {
204 debug("dwc2 is disabled in the device tree\n");
205 return -ENODEV;
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200206 }
207
Neil Armstrong69120d82020-09-10 10:48:14 +0200208 meson_gx_dwc2_data.regs_otg = fdtdec_get_addr(blob, dwc2_node, "reg");
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200209 if (meson_gx_dwc2_data.regs_otg == FDT_ADDR_T_NONE) {
210 debug("usbotg: can't get base address\n");
211 return -ENODATA;
212 }
213
214 /* Enable clock */
Neil Armstrong69120d82020-09-10 10:48:14 +0200215 ret = fdtdec_parse_phandle_with_args(blob, dwc2_node, "clocks",
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200216 "#clock-cells", 0, 0, &args);
217 if (ret) {
218 debug("usbotg has no clocks defined in the device tree\n");
219 return ret;
220 }
221
Neil Armstrong69120d82020-09-10 10:48:14 +0200222 ret = uclass_get_device_by_of_offset(UCLASS_CLK, args.node, &clk_dev);
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200223 if (ret)
224 return ret;
225
226 if (args.args_count != 1) {
227 debug("Can't find clock ID in the device tree\n");
228 return -ENODATA;
229 }
230
231 clk.dev = clk_dev;
232 clk.id = args.args[0];
233
234 ret = clk_enable(&clk);
235 if (ret) {
236 debug("Failed to enable usbotg clock\n");
237 return ret;
238 }
239
Neil Armstrong69120d82020-09-10 10:48:14 +0200240 meson_gx_dwc2_data.rx_fifo_sz = fdtdec_get_int(blob, dwc2_node,
241 "g-rx-fifo-size", 0);
242 meson_gx_dwc2_data.np_tx_fifo_sz = fdtdec_get_int(blob, dwc2_node,
243 "g-np-tx-fifo-size", 0);
244 meson_gx_dwc2_data.tx_fifo_sz = fdtdec_get_int(blob, dwc2_node,
245 "g-tx-fifo-size", 0);
246
247 /* Switch to peripheral mode */
248 ret = dwc3_meson_gxl_force_mode(dev, USB_DR_MODE_PERIPHERAL);
249 if (ret)
250 return ret;
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200251
252 return dwc2_udc_probe(&meson_gx_dwc2_data);
253}
254
255int board_usb_cleanup(int index, enum usb_init_type init)
256{
Neil Armstrong69120d82020-09-10 10:48:14 +0200257 const void *blob = gd->fdt_blob;
258 struct udevice *dev;
259 int node;
260 int ret;
261
262 /* find the usb glue node */
263 node = fdt_node_offset_by_compatible(blob, -1,
264 "amlogic,meson-gxl-usb-ctrl");
265 if (node < 0) {
266 node = fdt_node_offset_by_compatible(blob, -1,
267 "amlogic,meson-gxm-usb-ctrl");
268 if (node < 0) {
269 debug("Not found usb-control node\n");
270 return -ENODEV;
271 }
272 }
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200273
Neil Armstrong69120d82020-09-10 10:48:14 +0200274 if (!fdtdec_get_is_enabled(blob, node))
275 return -ENODEV;
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200276
Neil Armstrong69120d82020-09-10 10:48:14 +0200277 ret = uclass_get_device_by_of_offset(UCLASS_SIMPLE_BUS, node, &dev);
278 if (ret)
279 return ret;
280
281 /* Switch to OTG mode */
282 ret = dwc3_meson_gxl_force_mode(dev, USB_DR_MODE_HOST);
283 if (ret)
284 return ret;
Neil Armstrong70f92ac2020-03-30 11:27:25 +0200285
286 return 0;
287}
288#endif