blob: 9e5ebdabc11196701b740dce01d08b783ec5d62b [file] [log] [blame]
Michal Simek21d62e62007-03-27 00:32:16 +02001/*
2 * (C) Copyright 2007 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 *
24 * CAUTION: This file is automatically generated by libgen.
25 * Version: Xilinx EDK 8.2.02 EDK_Im_Sp2.4
26 */
Michal Simek1f0c40c2007-03-26 01:39:07 +020027
28/* System Clock Frequency */
29#define XILINX_CLOCK_FREQ 100000000
30
31/* Interrupt controller is opb_intc_0 */
32#define XILINX_INTC_BASEADDR 0x41200000
Michal Simek40277b32007-09-15 00:03:35 +020033#define XILINX_INTC_NUM_INTR_INPUTS 11
Michal Simek1f0c40c2007-03-26 01:39:07 +020034
35/* Timer pheriphery is opb_timer_1 */
36#define XILINX_TIMER_BASEADDR 0x41c00000
Michal Simek40277b32007-09-15 00:03:35 +020037#define XILINX_TIMER_IRQ 1
Michal Simek1f0c40c2007-03-26 01:39:07 +020038
39/* Uart pheriphery is RS232_Uart_1 */
Michal Simek6b12d2f2008-03-28 12:13:03 +010040#define XILINX_UARTLITE_BASEADDR 0x40600000
41#define XILINX_UARTLITE_BAUDRATE 115200
Michal Simek1f0c40c2007-03-26 01:39:07 +020042
43/* GPIO is LEDs_4Bit*/
44#define XILINX_GPIO_BASEADDR 0x40000000
45
46/* FLASH doesn't exist none */
47
48/* Main Memory is DDR_256MB_32MX64_rank1_row13_col10_cl2_5 */
49#define XILINX_RAM_START 0x30000000
50#define XILINX_RAM_SIZE 0x10000000
51
52/* Sysace Controller is SysACE_CompactFlash */
53#define XILINX_SYSACE_BASEADDR 0x41800000
Michal Simek40277b32007-09-15 00:03:35 +020054#define XILINX_SYSACE_HIGHADDR 0x4180ffff
Michal Simek1f0c40c2007-03-26 01:39:07 +020055#define XILINX_SYSACE_MEM_WIDTH 16
56
57/* Ethernet controller is Ethernet_MAC */
Michal Simekcba21902008-03-28 10:59:32 +010058#define XILINX_EMACLITE_BASEADDR 0x40C00000