blob: b000ea2eb00cec8824014a5fa81ccd37ccee3214 [file] [log] [blame]
Mike Frysinger66c4cf42008-02-04 19:26:55 -05001/* DO NOT EDIT THIS FILE
2 * Automatically generated by generate-cdef-headers.xsl
3 * DO NOT EDIT THIS FILE
4 */
5
6#ifndef __BFIN_CDEF_ADSP_EDN_BF534_extended__
7#define __BFIN_CDEF_ADSP_EDN_BF534_extended__
8
9#define pPLL_CTL ((uint16_t volatile *)PLL_CTL) /* PLL Control Register */
10#define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
11#define bfin_write_PLL_CTL(val) bfin_write16(PLL_CTL, val)
12#define pPLL_DIV ((uint16_t volatile *)PLL_DIV) /* PLL Divide Register */
13#define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
14#define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val)
15#define pVR_CTL ((uint16_t volatile *)VR_CTL) /* Voltage Regulator Control Register */
16#define bfin_read_VR_CTL() bfin_read16(VR_CTL)
17#define bfin_write_VR_CTL(val) bfin_write16(VR_CTL, val)
18#define pPLL_STAT ((uint16_t volatile *)PLL_STAT) /* PLL Status Register */
19#define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
20#define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val)
21#define pPLL_LOCKCNT ((uint16_t volatile *)PLL_LOCKCNT) /* PLL Lock Count Register */
22#define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
23#define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT, val)
24#define pSWRST ((uint16_t volatile *)SWRST) /* Software Reset Register */
25#define bfin_read_SWRST() bfin_read16(SWRST)
26#define bfin_write_SWRST(val) bfin_write16(SWRST, val)
27#define pSYSCR ((uint16_t volatile *)SYSCR) /* System Configuration Register */
28#define bfin_read_SYSCR() bfin_read16(SYSCR)
29#define bfin_write_SYSCR(val) bfin_write16(SYSCR, val)
30#define pSIC_RVECT ((uint32_t volatile *)SIC_RVECT) /* Interrupt Reset Vector Address Register */
31#define bfin_read_SIC_RVECT() bfin_read32(SIC_RVECT)
32#define bfin_write_SIC_RVECT(val) bfin_write32(SIC_RVECT, val)
33#define pSIC_IMASK ((uint32_t volatile *)SIC_IMASK) /* Interrupt Mask Register */
34#define bfin_read_SIC_IMASK() bfin_read32(SIC_IMASK)
35#define bfin_write_SIC_IMASK(val) bfin_write32(SIC_IMASK, val)
36#define pSIC_IAR0 ((uint32_t volatile *)SIC_IAR0) /* Interrupt Assignment Register 0 */
37#define bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0)
38#define bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0, val)
39#define pSIC_IAR1 ((uint32_t volatile *)SIC_IAR1) /* Interrupt Assignment Register 1 */
40#define bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1)
41#define bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1, val)
42#define pSIC_IAR2 ((uint32_t volatile *)SIC_IAR2) /* Interrupt Assignment Register 2 */
43#define bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2)
44#define bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2, val)
45#define pSIC_IAR3 ((uint32_t volatile *)SIC_IAR3) /* Interrupt Assignment Register 3 */
46#define bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3)
47#define bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3, val)
48#define pSIC_ISR ((uint32_t volatile *)SIC_ISR) /* Interrupt Status Register */
49#define bfin_read_SIC_ISR() bfin_read32(SIC_ISR)
50#define bfin_write_SIC_ISR(val) bfin_write32(SIC_ISR, val)
51#define pSIC_IWR ((uint32_t volatile *)SIC_IWR) /* Interrupt Wakeup Register */
52#define bfin_read_SIC_IWR() bfin_read32(SIC_IWR)
53#define bfin_write_SIC_IWR(val) bfin_write32(SIC_IWR, val)
54#define pWDOG_CTL ((uint16_t volatile *)WDOG_CTL) /* Watchdog Control Register */
55#define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
56#define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL, val)
57#define pWDOG_CNT ((uint32_t volatile *)WDOG_CNT) /* Watchdog Count Register */
58#define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
59#define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT, val)
60#define pWDOG_STAT ((uint32_t volatile *)WDOG_STAT) /* Watchdog Status Register */
61#define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
62#define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT, val)
63#define pRTC_STAT ((uint32_t volatile *)RTC_STAT) /* RTC Status Register */
64#define bfin_read_RTC_STAT() bfin_read32(RTC_STAT)
65#define bfin_write_RTC_STAT(val) bfin_write32(RTC_STAT, val)
66#define pRTC_ICTL ((uint16_t volatile *)RTC_ICTL) /* RTC Interrupt Control Register */
67#define bfin_read_RTC_ICTL() bfin_read16(RTC_ICTL)
68#define bfin_write_RTC_ICTL(val) bfin_write16(RTC_ICTL, val)
69#define pRTC_ISTAT ((uint16_t volatile *)RTC_ISTAT) /* RTC Interrupt Status Register */
70#define bfin_read_RTC_ISTAT() bfin_read16(RTC_ISTAT)
71#define bfin_write_RTC_ISTAT(val) bfin_write16(RTC_ISTAT, val)
72#define pRTC_SWCNT ((uint16_t volatile *)RTC_SWCNT) /* RTC Stopwatch Count Register */
73#define bfin_read_RTC_SWCNT() bfin_read16(RTC_SWCNT)
74#define bfin_write_RTC_SWCNT(val) bfin_write16(RTC_SWCNT, val)
75#define pRTC_ALARM ((uint32_t volatile *)RTC_ALARM) /* RTC Alarm Time Register */
76#define bfin_read_RTC_ALARM() bfin_read32(RTC_ALARM)
77#define bfin_write_RTC_ALARM(val) bfin_write32(RTC_ALARM, val)
78#define pRTC_PREN ((uint16_t volatile *)RTC_PREN) /* RTC Prescaler Enable Register */
79#define bfin_read_RTC_PREN() bfin_read16(RTC_PREN)
80#define bfin_write_RTC_PREN(val) bfin_write16(RTC_PREN, val)
81#define pUART0_THR ((uint16_t volatile *)UART0_THR) /* Transmit Holding register */
82#define bfin_read_UART0_THR() bfin_read16(UART0_THR)
83#define bfin_write_UART0_THR(val) bfin_write16(UART0_THR, val)
84#define pUART0_RBR ((uint16_t volatile *)UART0_RBR) /* Receive Buffer register */
85#define bfin_read_UART0_RBR() bfin_read16(UART0_RBR)
86#define bfin_write_UART0_RBR(val) bfin_write16(UART0_RBR, val)
87#define pUART0_DLL ((uint16_t volatile *)UART0_DLL) /* Divisor Latch (Low-Byte) */
88#define bfin_read_UART0_DLL() bfin_read16(UART0_DLL)
89#define bfin_write_UART0_DLL(val) bfin_write16(UART0_DLL, val)
90#define pUART0_IER ((uint16_t volatile *)UART0_IER) /* Interrupt Enable Register */
91#define bfin_read_UART0_IER() bfin_read16(UART0_IER)
92#define bfin_write_UART0_IER(val) bfin_write16(UART0_IER, val)
93#define pUART0_DLH ((uint16_t volatile *)UART0_DLH) /* Divisor Latch (High-Byte) */
94#define bfin_read_UART0_DLH() bfin_read16(UART0_DLH)
95#define bfin_write_UART0_DLH(val) bfin_write16(UART0_DLH, val)
96#define pUART0_IIR ((uint16_t volatile *)UART0_IIR) /* Interrupt Identification Register */
97#define bfin_read_UART0_IIR() bfin_read16(UART0_IIR)
98#define bfin_write_UART0_IIR(val) bfin_write16(UART0_IIR, val)
99#define pUART0_LCR ((uint16_t volatile *)UART0_LCR) /* Line Control Register */
100#define bfin_read_UART0_LCR() bfin_read16(UART0_LCR)
101#define bfin_write_UART0_LCR(val) bfin_write16(UART0_LCR, val)
102#define pUART0_MCR ((uint16_t volatile *)UART0_MCR) /* Modem Control Register */
103#define bfin_read_UART0_MCR() bfin_read16(UART0_MCR)
104#define bfin_write_UART0_MCR(val) bfin_write16(UART0_MCR, val)
105#define pUART0_LSR ((uint16_t volatile *)UART0_LSR) /* Line Status Register */
106#define bfin_read_UART0_LSR() bfin_read16(UART0_LSR)
107#define bfin_write_UART0_LSR(val) bfin_write16(UART0_LSR, val)
108#define pUART0_MSR ((uint16_t volatile *)UART0_MSR) /* Modem Status Register */
109#define bfin_read_UART0_MSR() bfin_read16(UART0_MSR)
110#define bfin_write_UART0_MSR(val) bfin_write16(UART0_MSR, val)
111#define pUART0_SCR ((uint16_t volatile *)UART0_SCR) /* SCR Scratch Register */
112#define bfin_read_UART0_SCR() bfin_read16(UART0_SCR)
113#define bfin_write_UART0_SCR(val) bfin_write16(UART0_SCR, val)
114#define pUART0_GCTL ((uint16_t volatile *)UART0_GCTL) /* Global Control Register */
115#define bfin_read_UART0_GCTL() bfin_read16(UART0_GCTL)
116#define bfin_write_UART0_GCTL(val) bfin_write16(UART0_GCTL, val)
117#define pSPI_CTL ((uint16_t volatile *)SPI_CTL) /* SPI Control Register */
118#define bfin_read_SPI_CTL() bfin_read16(SPI_CTL)
119#define bfin_write_SPI_CTL(val) bfin_write16(SPI_CTL, val)
120#define pSPI_FLG ((uint16_t volatile *)SPI_FLG) /* SPI Flag register */
121#define bfin_read_SPI_FLG() bfin_read16(SPI_FLG)
122#define bfin_write_SPI_FLG(val) bfin_write16(SPI_FLG, val)
123#define pSPI_STAT ((uint16_t volatile *)SPI_STAT) /* SPI Status register */
124#define bfin_read_SPI_STAT() bfin_read16(SPI_STAT)
125#define bfin_write_SPI_STAT(val) bfin_write16(SPI_STAT, val)
126#define pSPI_TDBR ((uint16_t volatile *)SPI_TDBR) /* SPI Transmit Data Buffer Register */
127#define bfin_read_SPI_TDBR() bfin_read16(SPI_TDBR)
128#define bfin_write_SPI_TDBR(val) bfin_write16(SPI_TDBR, val)
129#define pSPI_RDBR ((uint16_t volatile *)SPI_RDBR) /* SPI Receive Data Buffer Register */
130#define bfin_read_SPI_RDBR() bfin_read16(SPI_RDBR)
131#define bfin_write_SPI_RDBR(val) bfin_write16(SPI_RDBR, val)
132#define pSPI_BAUD ((uint16_t volatile *)SPI_BAUD) /* SPI Baud rate Register */
133#define bfin_read_SPI_BAUD() bfin_read16(SPI_BAUD)
134#define bfin_write_SPI_BAUD(val) bfin_write16(SPI_BAUD, val)
135#define pSPI_SHADOW ((uint16_t volatile *)SPI_SHADOW) /* SPI_RDBR Shadow Register */
136#define bfin_read_SPI_SHADOW() bfin_read16(SPI_SHADOW)
137#define bfin_write_SPI_SHADOW(val) bfin_write16(SPI_SHADOW, val)
138#define pTIMER0_CONFIG ((uint16_t volatile *)TIMER0_CONFIG) /* Timer 0 Configuration Register */
139#define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
140#define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val)
141#define pTIMER0_COUNTER ((uint32_t volatile *)TIMER0_COUNTER) /* Timer 0 Counter Register */
142#define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
143#define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)
144#define pTIMER0_PERIOD ((uint32_t volatile *)TIMER0_PERIOD) /* Timer 0 Period Register */
145#define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
146#define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val)
147#define pTIMER0_WIDTH ((uint32_t volatile *)TIMER0_WIDTH) /* Timer 0 Width Register */
148#define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
149#define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val)
150#define pTIMER1_CONFIG ((uint16_t volatile *)TIMER1_CONFIG) /* Timer 1 Configuration Register */
151#define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
152#define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val)
153#define pTIMER1_COUNTER ((uint32_t volatile *)TIMER1_COUNTER) /* Timer 1 Counter Register */
154#define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
155#define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)
156#define pTIMER1_PERIOD ((uint32_t volatile *)TIMER1_PERIOD) /* Timer 1 Period Register */
157#define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
158#define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val)
159#define pTIMER1_WIDTH ((uint32_t volatile *)TIMER1_WIDTH) /* Timer 1 Width Register */
160#define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
161#define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val)
162#define pTIMER2_CONFIG ((uint16_t volatile *)TIMER2_CONFIG) /* Timer 2 Configuration Register */
163#define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
164#define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val)
165#define pTIMER2_COUNTER ((uint32_t volatile *)TIMER2_COUNTER) /* Timer 2 Counter Register */
166#define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
167#define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val)
168#define pTIMER2_PERIOD ((uint32_t volatile *)TIMER2_PERIOD) /* Timer 2 Period Register */
169#define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
170#define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val)
171#define pTIMER2_WIDTH ((uint32_t volatile *)TIMER2_WIDTH) /* Timer 2 Width Register */
172#define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
173#define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val)
174#define pTIMER3_CONFIG ((uint16_t volatile *)TIMER3_CONFIG) /* Timer 3 Configuration Register */
175#define bfin_read_TIMER3_CONFIG() bfin_read16(TIMER3_CONFIG)
176#define bfin_write_TIMER3_CONFIG(val) bfin_write16(TIMER3_CONFIG, val)
177#define pTIMER3_COUNTER ((uint32_t volatile *)TIMER3_COUNTER) /* Timer 3 Counter Register */
178#define bfin_read_TIMER3_COUNTER() bfin_read32(TIMER3_COUNTER)
179#define bfin_write_TIMER3_COUNTER(val) bfin_write32(TIMER3_COUNTER, val)
180#define pTIMER3_PERIOD ((uint32_t volatile *)TIMER3_PERIOD) /* Timer 3 Period Register */
181#define bfin_read_TIMER3_PERIOD() bfin_read32(TIMER3_PERIOD)
182#define bfin_write_TIMER3_PERIOD(val) bfin_write32(TIMER3_PERIOD, val)
183#define pTIMER3_WIDTH ((uint32_t volatile *)TIMER3_WIDTH) /* Timer 3 Width Register */
184#define bfin_read_TIMER3_WIDTH() bfin_read32(TIMER3_WIDTH)
185#define bfin_write_TIMER3_WIDTH(val) bfin_write32(TIMER3_WIDTH, val)
186#define pTIMER4_CONFIG ((uint16_t volatile *)TIMER4_CONFIG) /* Timer 4 Configuration Register */
187#define bfin_read_TIMER4_CONFIG() bfin_read16(TIMER4_CONFIG)
188#define bfin_write_TIMER4_CONFIG(val) bfin_write16(TIMER4_CONFIG, val)
189#define pTIMER4_COUNTER ((uint32_t volatile *)TIMER4_COUNTER) /* Timer 4 Counter Register */
190#define bfin_read_TIMER4_COUNTER() bfin_read32(TIMER4_COUNTER)
191#define bfin_write_TIMER4_COUNTER(val) bfin_write32(TIMER4_COUNTER, val)
192#define pTIMER4_PERIOD ((uint32_t volatile *)TIMER4_PERIOD) /* Timer 4 Period Register */
193#define bfin_read_TIMER4_PERIOD() bfin_read32(TIMER4_PERIOD)
194#define bfin_write_TIMER4_PERIOD(val) bfin_write32(TIMER4_PERIOD, val)
195#define pTIMER4_WIDTH ((uint32_t volatile *)TIMER4_WIDTH) /* Timer 4 Width Register */
196#define bfin_read_TIMER4_WIDTH() bfin_read32(TIMER4_WIDTH)
197#define bfin_write_TIMER4_WIDTH(val) bfin_write32(TIMER4_WIDTH, val)
198#define pTIMER5_CONFIG ((uint16_t volatile *)TIMER5_CONFIG) /* Timer 5 Configuration Register */
199#define bfin_read_TIMER5_CONFIG() bfin_read16(TIMER5_CONFIG)
200#define bfin_write_TIMER5_CONFIG(val) bfin_write16(TIMER5_CONFIG, val)
201#define pTIMER5_COUNTER ((uint32_t volatile *)TIMER5_COUNTER) /* Timer 5 Counter Register */
202#define bfin_read_TIMER5_COUNTER() bfin_read32(TIMER5_COUNTER)
203#define bfin_write_TIMER5_COUNTER(val) bfin_write32(TIMER5_COUNTER, val)
204#define pTIMER5_PERIOD ((uint32_t volatile *)TIMER5_PERIOD) /* Timer 5 Period Register */
205#define bfin_read_TIMER5_PERIOD() bfin_read32(TIMER5_PERIOD)
206#define bfin_write_TIMER5_PERIOD(val) bfin_write32(TIMER5_PERIOD, val)
207#define pTIMER5_WIDTH ((uint32_t volatile *)TIMER5_WIDTH) /* Timer 5 Width Register */
208#define bfin_read_TIMER5_WIDTH() bfin_read32(TIMER5_WIDTH)
209#define bfin_write_TIMER5_WIDTH(val) bfin_write32(TIMER5_WIDTH, val)
210#define pTIMER6_CONFIG ((uint16_t volatile *)TIMER6_CONFIG) /* Timer 6 Configuration Register */
211#define bfin_read_TIMER6_CONFIG() bfin_read16(TIMER6_CONFIG)
212#define bfin_write_TIMER6_CONFIG(val) bfin_write16(TIMER6_CONFIG, val)
213#define pTIMER6_COUNTER ((uint32_t volatile *)TIMER6_COUNTER) /* Timer 6 Counter Register */
214#define bfin_read_TIMER6_COUNTER() bfin_read32(TIMER6_COUNTER)
215#define bfin_write_TIMER6_COUNTER(val) bfin_write32(TIMER6_COUNTER, val)
216#define pTIMER6_PERIOD ((uint32_t volatile *)TIMER6_PERIOD) /* Timer 6 Period Register */
217#define bfin_read_TIMER6_PERIOD() bfin_read32(TIMER6_PERIOD)
218#define bfin_write_TIMER6_PERIOD(val) bfin_write32(TIMER6_PERIOD, val)
219#define pTIMER6_WIDTH ((uint32_t volatile *)TIMER6_WIDTH) /* Timer 6 Width Register\n */
220#define bfin_read_TIMER6_WIDTH() bfin_read32(TIMER6_WIDTH)
221#define bfin_write_TIMER6_WIDTH(val) bfin_write32(TIMER6_WIDTH, val)
222#define pTIMER7_CONFIG ((uint16_t volatile *)TIMER7_CONFIG) /* Timer 7 Configuration Register */
223#define bfin_read_TIMER7_CONFIG() bfin_read16(TIMER7_CONFIG)
224#define bfin_write_TIMER7_CONFIG(val) bfin_write16(TIMER7_CONFIG, val)
225#define pTIMER7_COUNTER ((uint32_t volatile *)TIMER7_COUNTER) /* Timer 7 Counter Register */
226#define bfin_read_TIMER7_COUNTER() bfin_read32(TIMER7_COUNTER)
227#define bfin_write_TIMER7_COUNTER(val) bfin_write32(TIMER7_COUNTER, val)
228#define pTIMER7_PERIOD ((uint32_t volatile *)TIMER7_PERIOD) /* Timer 7 Period Register */
229#define bfin_read_TIMER7_PERIOD() bfin_read32(TIMER7_PERIOD)
230#define bfin_write_TIMER7_PERIOD(val) bfin_write32(TIMER7_PERIOD, val)
231#define pTIMER7_WIDTH ((uint32_t volatile *)TIMER7_WIDTH) /* Timer 7 Width Register */
232#define bfin_read_TIMER7_WIDTH() bfin_read32(TIMER7_WIDTH)
233#define bfin_write_TIMER7_WIDTH(val) bfin_write32(TIMER7_WIDTH, val)
234#define pTIMER_ENABLE ((uint16_t volatile *)TIMER_ENABLE) /* Timer Enable Register */
235#define bfin_read_TIMER_ENABLE() bfin_read16(TIMER_ENABLE)
236#define bfin_write_TIMER_ENABLE(val) bfin_write16(TIMER_ENABLE, val)
237#define pTIMER_DISABLE ((uint16_t volatile *)TIMER_DISABLE) /* Timer Disable Register */
238#define bfin_read_TIMER_DISABLE() bfin_read16(TIMER_DISABLE)
239#define bfin_write_TIMER_DISABLE(val) bfin_write16(TIMER_DISABLE, val)
240#define pTIMER_STATUS ((uint32_t volatile *)TIMER_STATUS) /* Timer Status Register */
241#define bfin_read_TIMER_STATUS() bfin_read32(TIMER_STATUS)
242#define bfin_write_TIMER_STATUS(val) bfin_write32(TIMER_STATUS, val)
243#define pPORTFIO ((uint16_t volatile *)PORTFIO) /* Port F I/O Pin State Specify Register */
244#define bfin_read_PORTFIO() bfin_read16(PORTFIO)
245#define bfin_write_PORTFIO(val) bfin_write16(PORTFIO, val)
246#define pPORTFIO_CLEAR ((uint16_t volatile *)PORTFIO_CLEAR) /* Port F I/O Peripheral Interrupt Clear Register */
247#define bfin_read_PORTFIO_CLEAR() bfin_read16(PORTFIO_CLEAR)
248#define bfin_write_PORTFIO_CLEAR(val) bfin_write16(PORTFIO_CLEAR, val)
249#define pPORTFIO_SET ((uint16_t volatile *)PORTFIO_SET) /* Port F I/O Peripheral Interrupt Set Register */
250#define bfin_read_PORTFIO_SET() bfin_read16(PORTFIO_SET)
251#define bfin_write_PORTFIO_SET(val) bfin_write16(PORTFIO_SET, val)
252#define pPORTFIO_TOGGLE ((uint16_t volatile *)PORTFIO_TOGGLE) /* Port F I/O Pin State Toggle Register */
253#define bfin_read_PORTFIO_TOGGLE() bfin_read16(PORTFIO_TOGGLE)
254#define bfin_write_PORTFIO_TOGGLE(val) bfin_write16(PORTFIO_TOGGLE, val)
255#define pPORTFIO_MASKA ((uint16_t volatile *)PORTFIO_MASKA) /* Port F I/O Mask State Specify Interrupt A Register */
256#define bfin_read_PORTFIO_MASKA() bfin_read16(PORTFIO_MASKA)
257#define bfin_write_PORTFIO_MASKA(val) bfin_write16(PORTFIO_MASKA, val)
258#define pPORTFIO_MASKA_CLEAR ((uint16_t volatile *)PORTFIO_MASKA_CLEAR) /* Port F I/O Mask Disable Interrupt A Register */
259#define bfin_read_PORTFIO_MASKA_CLEAR() bfin_read16(PORTFIO_MASKA_CLEAR)
260#define bfin_write_PORTFIO_MASKA_CLEAR(val) bfin_write16(PORTFIO_MASKA_CLEAR, val)
261#define pPORTFIO_MASKA_SET ((uint16_t volatile *)PORTFIO_MASKA_SET) /* Port F I/O Mask Enable Interrupt A Register */
262#define bfin_read_PORTFIO_MASKA_SET() bfin_read16(PORTFIO_MASKA_SET)
263#define bfin_write_PORTFIO_MASKA_SET(val) bfin_write16(PORTFIO_MASKA_SET, val)
264#define pPORTFIO_MASKA_TOGGLE ((uint16_t volatile *)PORTFIO_MASKA_TOGGLE) /* Port F I/O Mask Toggle Enable Interrupt A Register */
265#define bfin_read_PORTFIO_MASKA_TOGGLE() bfin_read16(PORTFIO_MASKA_TOGGLE)
266#define bfin_write_PORTFIO_MASKA_TOGGLE(val) bfin_write16(PORTFIO_MASKA_TOGGLE, val)
267#define pPORTFIO_MASKB ((uint16_t volatile *)PORTFIO_MASKB) /* Port F I/O Mask State Specify Interrupt B Register */
268#define bfin_read_PORTFIO_MASKB() bfin_read16(PORTFIO_MASKB)
269#define bfin_write_PORTFIO_MASKB(val) bfin_write16(PORTFIO_MASKB, val)
270#define pPORTFIO_MASKB_CLEAR ((uint16_t volatile *)PORTFIO_MASKB_CLEAR) /* Port F I/O Mask Disable Interrupt B Register */
271#define bfin_read_PORTFIO_MASKB_CLEAR() bfin_read16(PORTFIO_MASKB_CLEAR)
272#define bfin_write_PORTFIO_MASKB_CLEAR(val) bfin_write16(PORTFIO_MASKB_CLEAR, val)
273#define pPORTFIO_MASKB_SET ((uint16_t volatile *)PORTFIO_MASKB_SET) /* Port F I/O Mask Enable Interrupt B Register */
274#define bfin_read_PORTFIO_MASKB_SET() bfin_read16(PORTFIO_MASKB_SET)
275#define bfin_write_PORTFIO_MASKB_SET(val) bfin_write16(PORTFIO_MASKB_SET, val)
276#define pPORTFIO_MASKB_TOGGLE ((uint16_t volatile *)PORTFIO_MASKB_TOGGLE) /* Port F I/O Mask Toggle Enable Interrupt B Register */
277#define bfin_read_PORTFIO_MASKB_TOGGLE() bfin_read16(PORTFIO_MASKB_TOGGLE)
278#define bfin_write_PORTFIO_MASKB_TOGGLE(val) bfin_write16(PORTFIO_MASKB_TOGGLE, val)
279#define pPORTFIO_DIR ((uint16_t volatile *)PORTFIO_DIR) /* Port F I/O Direction Register */
280#define bfin_read_PORTFIO_DIR() bfin_read16(PORTFIO_DIR)
281#define bfin_write_PORTFIO_DIR(val) bfin_write16(PORTFIO_DIR, val)
282#define pPORTFIO_POLAR ((uint16_t volatile *)PORTFIO_POLAR) /* Port F I/O Source Polarity Register */
283#define bfin_read_PORTFIO_POLAR() bfin_read16(PORTFIO_POLAR)
284#define bfin_write_PORTFIO_POLAR(val) bfin_write16(PORTFIO_POLAR, val)
285#define pPORTFIO_EDGE ((uint16_t volatile *)PORTFIO_EDGE) /* Port F I/O Source Sensitivity Register */
286#define bfin_read_PORTFIO_EDGE() bfin_read16(PORTFIO_EDGE)
287#define bfin_write_PORTFIO_EDGE(val) bfin_write16(PORTFIO_EDGE, val)
288#define pPORTFIO_BOTH ((uint16_t volatile *)PORTFIO_BOTH) /* Port F I/O Set on BOTH Edges Register */
289#define bfin_read_PORTFIO_BOTH() bfin_read16(PORTFIO_BOTH)
290#define bfin_write_PORTFIO_BOTH(val) bfin_write16(PORTFIO_BOTH, val)
291#define pPORTFIO_INEN ((uint16_t volatile *)PORTFIO_INEN) /* Port F I/O Input Enable Register */
292#define bfin_read_PORTFIO_INEN() bfin_read16(PORTFIO_INEN)
293#define bfin_write_PORTFIO_INEN(val) bfin_write16(PORTFIO_INEN, val)
294#define pSPORT0_TCR1 ((uint16_t volatile *)SPORT0_TCR1) /* SPORT0 Transmit Configuration 1 Register */
295#define bfin_read_SPORT0_TCR1() bfin_read16(SPORT0_TCR1)
296#define bfin_write_SPORT0_TCR1(val) bfin_write16(SPORT0_TCR1, val)
297#define pSPORT0_TCR2 ((uint16_t volatile *)SPORT0_TCR2) /* SPORT0 Transmit Configuration 2 Register */
298#define bfin_read_SPORT0_TCR2() bfin_read16(SPORT0_TCR2)
299#define bfin_write_SPORT0_TCR2(val) bfin_write16(SPORT0_TCR2, val)
300#define pSPORT0_TCLKDIV ((uint16_t volatile *)SPORT0_TCLKDIV) /* SPORT0 Transmit Clock Divider */
301#define bfin_read_SPORT0_TCLKDIV() bfin_read16(SPORT0_TCLKDIV)
302#define bfin_write_SPORT0_TCLKDIV(val) bfin_write16(SPORT0_TCLKDIV, val)
303#define pSPORT0_TFSDIV ((uint16_t volatile *)SPORT0_TFSDIV) /* SPORT0 Transmit Frame Sync Divider */
304#define bfin_read_SPORT0_TFSDIV() bfin_read16(SPORT0_TFSDIV)
305#define bfin_write_SPORT0_TFSDIV(val) bfin_write16(SPORT0_TFSDIV, val)
306#define pSPORT0_TX ((uint32_t volatile *)SPORT0_TX) /* SPORT0 TX Data Register */
307#define bfin_read_SPORT0_TX() bfin_read32(SPORT0_TX)
308#define bfin_write_SPORT0_TX(val) bfin_write32(SPORT0_TX, val)
309#define pSPORT0_RX ((uint32_t volatile *)SPORT0_RX) /* SPORT0 RX Data Register */
310#define bfin_read_SPORT0_RX() bfin_read32(SPORT0_RX)
311#define bfin_write_SPORT0_RX(val) bfin_write32(SPORT0_RX, val)
312#define pSPORT0_RCR1 ((uint16_t volatile *)SPORT0_RCR1) /* SPORT0 Transmit Configuration 1 Register */
313#define bfin_read_SPORT0_RCR1() bfin_read16(SPORT0_RCR1)
314#define bfin_write_SPORT0_RCR1(val) bfin_write16(SPORT0_RCR1, val)
315#define pSPORT0_RCR2 ((uint16_t volatile *)SPORT0_RCR2) /* SPORT0 Transmit Configuration 2 Register */
316#define bfin_read_SPORT0_RCR2() bfin_read16(SPORT0_RCR2)
317#define bfin_write_SPORT0_RCR2(val) bfin_write16(SPORT0_RCR2, val)
318#define pSPORT0_RCLKDIV ((uint16_t volatile *)SPORT0_RCLKDIV) /* SPORT0 Receive Clock Divider */
319#define bfin_read_SPORT0_RCLKDIV() bfin_read16(SPORT0_RCLKDIV)
320#define bfin_write_SPORT0_RCLKDIV(val) bfin_write16(SPORT0_RCLKDIV, val)
321#define pSPORT0_RFSDIV ((uint16_t volatile *)SPORT0_RFSDIV) /* SPORT0 Receive Frame Sync Divider */
322#define bfin_read_SPORT0_RFSDIV() bfin_read16(SPORT0_RFSDIV)
323#define bfin_write_SPORT0_RFSDIV(val) bfin_write16(SPORT0_RFSDIV, val)
324#define pSPORT0_STAT ((uint16_t volatile *)SPORT0_STAT) /* SPORT0 Status Register */
325#define bfin_read_SPORT0_STAT() bfin_read16(SPORT0_STAT)
326#define bfin_write_SPORT0_STAT(val) bfin_write16(SPORT0_STAT, val)
327#define pSPORT0_CHNL ((uint16_t volatile *)SPORT0_CHNL) /* SPORT0 Current Channel Register */
328#define bfin_read_SPORT0_CHNL() bfin_read16(SPORT0_CHNL)
329#define bfin_write_SPORT0_CHNL(val) bfin_write16(SPORT0_CHNL, val)
330#define pSPORT0_MCMC1 ((uint16_t volatile *)SPORT0_MCMC1) /* SPORT0 Multi-Channel Configuration Register 1 */
331#define bfin_read_SPORT0_MCMC1() bfin_read16(SPORT0_MCMC1)
332#define bfin_write_SPORT0_MCMC1(val) bfin_write16(SPORT0_MCMC1, val)
333#define pSPORT0_MCMC2 ((uint16_t volatile *)SPORT0_MCMC2) /* SPORT0 Multi-Channel Configuration Register 2 */
334#define bfin_read_SPORT0_MCMC2() bfin_read16(SPORT0_MCMC2)
335#define bfin_write_SPORT0_MCMC2(val) bfin_write16(SPORT0_MCMC2, val)
336#define pSPORT0_MTCS0 ((uint32_t volatile *)SPORT0_MTCS0) /* SPORT0 Multi-Channel Transmit Select Register 0 */
337#define bfin_read_SPORT0_MTCS0() bfin_read32(SPORT0_MTCS0)
338#define bfin_write_SPORT0_MTCS0(val) bfin_write32(SPORT0_MTCS0, val)
339#define pSPORT0_MTCS1 ((uint32_t volatile *)SPORT0_MTCS1) /* SPORT0 Multi-Channel Transmit Select Register 1 */
340#define bfin_read_SPORT0_MTCS1() bfin_read32(SPORT0_MTCS1)
341#define bfin_write_SPORT0_MTCS1(val) bfin_write32(SPORT0_MTCS1, val)
342#define pSPORT0_MTCS2 ((uint32_t volatile *)SPORT0_MTCS2) /* SPORT0 Multi-Channel Transmit Select Register 2 */
343#define bfin_read_SPORT0_MTCS2() bfin_read32(SPORT0_MTCS2)
344#define bfin_write_SPORT0_MTCS2(val) bfin_write32(SPORT0_MTCS2, val)
345#define pSPORT0_MTCS3 ((uint32_t volatile *)SPORT0_MTCS3) /* SPORT0 Multi-Channel Transmit Select Register 3 */
346#define bfin_read_SPORT0_MTCS3() bfin_read32(SPORT0_MTCS3)
347#define bfin_write_SPORT0_MTCS3(val) bfin_write32(SPORT0_MTCS3, val)
348#define pSPORT0_MRCS0 ((uint32_t volatile *)SPORT0_MRCS0) /* SPORT0 Multi-Channel Receive Select Register 0 */
349#define bfin_read_SPORT0_MRCS0() bfin_read32(SPORT0_MRCS0)
350#define bfin_write_SPORT0_MRCS0(val) bfin_write32(SPORT0_MRCS0, val)
351#define pSPORT0_MRCS1 ((uint32_t volatile *)SPORT0_MRCS1) /* SPORT0 Multi-Channel Receive Select Register 1 */
352#define bfin_read_SPORT0_MRCS1() bfin_read32(SPORT0_MRCS1)
353#define bfin_write_SPORT0_MRCS1(val) bfin_write32(SPORT0_MRCS1, val)
354#define pSPORT0_MRCS2 ((uint32_t volatile *)SPORT0_MRCS2) /* SPORT0 Multi-Channel Receive Select Register 2 */
355#define bfin_read_SPORT0_MRCS2() bfin_read32(SPORT0_MRCS2)
356#define bfin_write_SPORT0_MRCS2(val) bfin_write32(SPORT0_MRCS2, val)
357#define pSPORT0_MRCS3 ((uint32_t volatile *)SPORT0_MRCS3) /* SPORT0 Multi-Channel Receive Select Register 3 */
358#define bfin_read_SPORT0_MRCS3() bfin_read32(SPORT0_MRCS3)
359#define bfin_write_SPORT0_MRCS3(val) bfin_write32(SPORT0_MRCS3, val)
360#define pSPORT1_TCR1 ((uint16_t volatile *)SPORT1_TCR1) /* SPORT1 Transmit Configuration 1 Register */
361#define bfin_read_SPORT1_TCR1() bfin_read16(SPORT1_TCR1)
362#define bfin_write_SPORT1_TCR1(val) bfin_write16(SPORT1_TCR1, val)
363#define pSPORT1_TCR2 ((uint16_t volatile *)SPORT1_TCR2) /* SPORT1 Transmit Configuration 2 Register */
364#define bfin_read_SPORT1_TCR2() bfin_read16(SPORT1_TCR2)
365#define bfin_write_SPORT1_TCR2(val) bfin_write16(SPORT1_TCR2, val)
366#define pSPORT1_TCLKDIV ((uint16_t volatile *)SPORT1_TCLKDIV) /* SPORT1 Transmit Clock Divider */
367#define bfin_read_SPORT1_TCLKDIV() bfin_read16(SPORT1_TCLKDIV)
368#define bfin_write_SPORT1_TCLKDIV(val) bfin_write16(SPORT1_TCLKDIV, val)
369#define pSPORT1_TFSDIV ((uint16_t volatile *)SPORT1_TFSDIV) /* SPORT1 Transmit Frame Sync Divider */
370#define bfin_read_SPORT1_TFSDIV() bfin_read16(SPORT1_TFSDIV)
371#define bfin_write_SPORT1_TFSDIV(val) bfin_write16(SPORT1_TFSDIV, val)
372#define pSPORT1_TX ((uint32_t volatile *)SPORT1_TX) /* SPORT1 TX Data Register */
373#define bfin_read_SPORT1_TX() bfin_read32(SPORT1_TX)
374#define bfin_write_SPORT1_TX(val) bfin_write32(SPORT1_TX, val)
375#define pSPORT1_RX ((uint32_t volatile *)SPORT1_RX) /* SPORT1 RX Data Register */
376#define bfin_read_SPORT1_RX() bfin_read32(SPORT1_RX)
377#define bfin_write_SPORT1_RX(val) bfin_write32(SPORT1_RX, val)
378#define pSPORT1_RCR1 ((uint16_t volatile *)SPORT1_RCR1) /* SPORT1 Transmit Configuration 1 Register */
379#define bfin_read_SPORT1_RCR1() bfin_read16(SPORT1_RCR1)
380#define bfin_write_SPORT1_RCR1(val) bfin_write16(SPORT1_RCR1, val)
381#define pSPORT1_RCR2 ((uint16_t volatile *)SPORT1_RCR2) /* SPORT1 Transmit Configuration 2 Register */
382#define bfin_read_SPORT1_RCR2() bfin_read16(SPORT1_RCR2)
383#define bfin_write_SPORT1_RCR2(val) bfin_write16(SPORT1_RCR2, val)
384#define pSPORT1_RCLKDIV ((uint16_t volatile *)SPORT1_RCLKDIV) /* SPORT1 Receive Clock Divider */
385#define bfin_read_SPORT1_RCLKDIV() bfin_read16(SPORT1_RCLKDIV)
386#define bfin_write_SPORT1_RCLKDIV(val) bfin_write16(SPORT1_RCLKDIV, val)
387#define pSPORT1_RFSDIV ((uint16_t volatile *)SPORT1_RFSDIV) /* SPORT1 Receive Frame Sync Divider */
388#define bfin_read_SPORT1_RFSDIV() bfin_read16(SPORT1_RFSDIV)
389#define bfin_write_SPORT1_RFSDIV(val) bfin_write16(SPORT1_RFSDIV, val)
390#define pSPORT1_STAT ((uint16_t volatile *)SPORT1_STAT) /* SPORT1 Status Register */
391#define bfin_read_SPORT1_STAT() bfin_read16(SPORT1_STAT)
392#define bfin_write_SPORT1_STAT(val) bfin_write16(SPORT1_STAT, val)
393#define pSPORT1_CHNL ((uint16_t volatile *)SPORT1_CHNL) /* SPORT1 Current Channel Register */
394#define bfin_read_SPORT1_CHNL() bfin_read16(SPORT1_CHNL)
395#define bfin_write_SPORT1_CHNL(val) bfin_write16(SPORT1_CHNL, val)
396#define pSPORT1_MCMC1 ((uint16_t volatile *)SPORT1_MCMC1) /* SPORT1 Multi-Channel Configuration Register 1 */
397#define bfin_read_SPORT1_MCMC1() bfin_read16(SPORT1_MCMC1)
398#define bfin_write_SPORT1_MCMC1(val) bfin_write16(SPORT1_MCMC1, val)
399#define pSPORT1_MCMC2 ((uint16_t volatile *)SPORT1_MCMC2) /* SPORT1 Multi-Channel Configuration Register 2 */
400#define bfin_read_SPORT1_MCMC2() bfin_read16(SPORT1_MCMC2)
401#define bfin_write_SPORT1_MCMC2(val) bfin_write16(SPORT1_MCMC2, val)
402#define pSPORT1_MTCS0 ((uint32_t volatile *)SPORT1_MTCS0) /* SPORT1 Multi-Channel Transmit Select Register 0 */
403#define bfin_read_SPORT1_MTCS0() bfin_read32(SPORT1_MTCS0)
404#define bfin_write_SPORT1_MTCS0(val) bfin_write32(SPORT1_MTCS0, val)
405#define pSPORT1_MTCS1 ((uint32_t volatile *)SPORT1_MTCS1) /* SPORT1 Multi-Channel Transmit Select Register 1 */
406#define bfin_read_SPORT1_MTCS1() bfin_read32(SPORT1_MTCS1)
407#define bfin_write_SPORT1_MTCS1(val) bfin_write32(SPORT1_MTCS1, val)
408#define pSPORT1_MTCS2 ((uint32_t volatile *)SPORT1_MTCS2) /* SPORT1 Multi-Channel Transmit Select Register 2 */
409#define bfin_read_SPORT1_MTCS2() bfin_read32(SPORT1_MTCS2)
410#define bfin_write_SPORT1_MTCS2(val) bfin_write32(SPORT1_MTCS2, val)
411#define pSPORT1_MTCS3 ((uint32_t volatile *)SPORT1_MTCS3) /* SPORT1 Multi-Channel Transmit Select Register 3 */
412#define bfin_read_SPORT1_MTCS3() bfin_read32(SPORT1_MTCS3)
413#define bfin_write_SPORT1_MTCS3(val) bfin_write32(SPORT1_MTCS3, val)
414#define pSPORT1_MRCS0 ((uint32_t volatile *)SPORT1_MRCS0) /* SPORT1 Multi-Channel Receive Select Register 0 */
415#define bfin_read_SPORT1_MRCS0() bfin_read32(SPORT1_MRCS0)
416#define bfin_write_SPORT1_MRCS0(val) bfin_write32(SPORT1_MRCS0, val)
417#define pSPORT1_MRCS1 ((uint32_t volatile *)SPORT1_MRCS1) /* SPORT1 Multi-Channel Receive Select Register 1 */
418#define bfin_read_SPORT1_MRCS1() bfin_read32(SPORT1_MRCS1)
419#define bfin_write_SPORT1_MRCS1(val) bfin_write32(SPORT1_MRCS1, val)
420#define pSPORT1_MRCS2 ((uint32_t volatile *)SPORT1_MRCS2) /* SPORT1 Multi-Channel Receive Select Register 2 */
421#define bfin_read_SPORT1_MRCS2() bfin_read32(SPORT1_MRCS2)
422#define bfin_write_SPORT1_MRCS2(val) bfin_write32(SPORT1_MRCS2, val)
423#define pSPORT1_MRCS3 ((uint32_t volatile *)SPORT1_MRCS3) /* SPORT1 Multi-Channel Receive Select Register 3 */
424#define bfin_read_SPORT1_MRCS3() bfin_read32(SPORT1_MRCS3)
425#define bfin_write_SPORT1_MRCS3(val) bfin_write32(SPORT1_MRCS3, val)
426#define pEBIU_AMGCTL ((uint16_t volatile *)EBIU_AMGCTL) /* Asynchronous Memory Global Control Register */
427#define bfin_read_EBIU_AMGCTL() bfin_read16(EBIU_AMGCTL)
428#define bfin_write_EBIU_AMGCTL(val) bfin_write16(EBIU_AMGCTL, val)
429#define pEBIU_AMBCTL0 ((uint32_t volatile *)EBIU_AMBCTL0) /* Asynchronous Memory Bank Control Register 0 */
430#define bfin_read_EBIU_AMBCTL0() bfin_read32(EBIU_AMBCTL0)
431#define bfin_write_EBIU_AMBCTL0(val) bfin_write32(EBIU_AMBCTL0, val)
432#define pEBIU_AMBCTL1 ((uint32_t volatile *)EBIU_AMBCTL1) /* Asynchronous Memory Bank Control Register 1 */
433#define bfin_read_EBIU_AMBCTL1() bfin_read32(EBIU_AMBCTL1)
434#define bfin_write_EBIU_AMBCTL1(val) bfin_write32(EBIU_AMBCTL1, val)
435#define pEBIU_SDGCTL ((uint32_t volatile *)EBIU_SDGCTL) /* SDRAM Global Control Register */
436#define bfin_read_EBIU_SDGCTL() bfin_read32(EBIU_SDGCTL)
437#define bfin_write_EBIU_SDGCTL(val) bfin_write32(EBIU_SDGCTL, val)
438#define pEBIU_SDBCTL ((uint16_t volatile *)EBIU_SDBCTL) /* SDRAM Bank Control Register */
439#define bfin_read_EBIU_SDBCTL() bfin_read16(EBIU_SDBCTL)
440#define bfin_write_EBIU_SDBCTL(val) bfin_write16(EBIU_SDBCTL, val)
441#define pEBIU_SDRRC ((uint16_t volatile *)EBIU_SDRRC) /* SDRAM Refresh Rate Control Register */
442#define bfin_read_EBIU_SDRRC() bfin_read16(EBIU_SDRRC)
443#define bfin_write_EBIU_SDRRC(val) bfin_write16(EBIU_SDRRC, val)
444#define pEBIU_SDSTAT ((uint16_t volatile *)EBIU_SDSTAT) /* SDRAM Status Register */
445#define bfin_read_EBIU_SDSTAT() bfin_read16(EBIU_SDSTAT)
446#define bfin_write_EBIU_SDSTAT(val) bfin_write16(EBIU_SDSTAT, val)
447#define pDMA0_NEXT_DESC_PTR ((void * volatile *)DMA0_NEXT_DESC_PTR) /* DMA Channel 0 Next Descriptor Pointer Register */
448#define bfin_read_DMA0_NEXT_DESC_PTR() bfin_readPTR(DMA0_NEXT_DESC_PTR)
449#define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_writePTR(DMA0_NEXT_DESC_PTR, val)
450#define pDMA0_START_ADDR ((void * volatile *)DMA0_START_ADDR) /* DMA Channel 0 Start Address Register */
451#define bfin_read_DMA0_START_ADDR() bfin_readPTR(DMA0_START_ADDR)
452#define bfin_write_DMA0_START_ADDR(val) bfin_writePTR(DMA0_START_ADDR, val)
453#define pDMA0_CONFIG ((uint16_t volatile *)DMA0_CONFIG) /* DMA Channel 0 Configuration Register */
454#define bfin_read_DMA0_CONFIG() bfin_read16(DMA0_CONFIG)
455#define bfin_write_DMA0_CONFIG(val) bfin_write16(DMA0_CONFIG, val)
456#define pDMA0_X_COUNT ((uint16_t volatile *)DMA0_X_COUNT) /* DMA Channel 0 X Count Register */
457#define bfin_read_DMA0_X_COUNT() bfin_read16(DMA0_X_COUNT)
458#define bfin_write_DMA0_X_COUNT(val) bfin_write16(DMA0_X_COUNT, val)
459#define pDMA0_X_MODIFY ((uint16_t volatile *)DMA0_X_MODIFY) /* DMA Channel 0 X Modify Register */
460#define bfin_read_DMA0_X_MODIFY() bfin_read16(DMA0_X_MODIFY)
461#define bfin_write_DMA0_X_MODIFY(val) bfin_write16(DMA0_X_MODIFY, val)
462#define pDMA0_Y_COUNT ((uint16_t volatile *)DMA0_Y_COUNT) /* DMA Channel 0 Y Count Register */
463#define bfin_read_DMA0_Y_COUNT() bfin_read16(DMA0_Y_COUNT)
464#define bfin_write_DMA0_Y_COUNT(val) bfin_write16(DMA0_Y_COUNT, val)
465#define pDMA0_Y_MODIFY ((uint16_t volatile *)DMA0_Y_MODIFY) /* DMA Channel 0 Y Modify Register */
466#define bfin_read_DMA0_Y_MODIFY() bfin_read16(DMA0_Y_MODIFY)
467#define bfin_write_DMA0_Y_MODIFY(val) bfin_write16(DMA0_Y_MODIFY, val)
468#define pDMA0_CURR_DESC_PTR ((void * volatile *)DMA0_CURR_DESC_PTR) /* DMA Channel 0 Current Descriptor Pointer Register */
469#define bfin_read_DMA0_CURR_DESC_PTR() bfin_readPTR(DMA0_CURR_DESC_PTR)
470#define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_writePTR(DMA0_CURR_DESC_PTR, val)
471#define pDMA0_CURR_ADDR ((void * volatile *)DMA0_CURR_ADDR) /* DMA Channel 0 Current Address Register */
472#define bfin_read_DMA0_CURR_ADDR() bfin_readPTR(DMA0_CURR_ADDR)
473#define bfin_write_DMA0_CURR_ADDR(val) bfin_writePTR(DMA0_CURR_ADDR, val)
474#define pDMA0_IRQ_STATUS ((uint16_t volatile *)DMA0_IRQ_STATUS) /* DMA Channel 0 Interrupt/Status Register */
475#define bfin_read_DMA0_IRQ_STATUS() bfin_read16(DMA0_IRQ_STATUS)
476#define bfin_write_DMA0_IRQ_STATUS(val) bfin_write16(DMA0_IRQ_STATUS, val)
477#define pDMA0_PERIPHERAL_MAP ((uint16_t volatile *)DMA0_PERIPHERAL_MAP) /* DMA Channel 0 Peripheral Map Register */
478#define bfin_read_DMA0_PERIPHERAL_MAP() bfin_read16(DMA0_PERIPHERAL_MAP)
479#define bfin_write_DMA0_PERIPHERAL_MAP(val) bfin_write16(DMA0_PERIPHERAL_MAP, val)
480#define pDMA0_CURR_X_COUNT ((uint16_t volatile *)DMA0_CURR_X_COUNT) /* DMA Channel 0 Current X Count Register */
481#define bfin_read_DMA0_CURR_X_COUNT() bfin_read16(DMA0_CURR_X_COUNT)
482#define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write16(DMA0_CURR_X_COUNT, val)
483#define pDMA0_CURR_Y_COUNT ((uint16_t volatile *)DMA0_CURR_Y_COUNT) /* DMA Channel 0 Current Y Count Register */
484#define bfin_read_DMA0_CURR_Y_COUNT() bfin_read16(DMA0_CURR_Y_COUNT)
485#define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write16(DMA0_CURR_Y_COUNT, val)
486#define pDMA1_NEXT_DESC_PTR ((void * volatile *)DMA1_NEXT_DESC_PTR) /* DMA Channel 1 Next Descriptor Pointer Register */
487#define bfin_read_DMA1_NEXT_DESC_PTR() bfin_readPTR(DMA1_NEXT_DESC_PTR)
488#define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_NEXT_DESC_PTR, val)
489#define pDMA1_START_ADDR ((void * volatile *)DMA1_START_ADDR) /* DMA Channel 1 Start Address Register */
490#define bfin_read_DMA1_START_ADDR() bfin_readPTR(DMA1_START_ADDR)
491#define bfin_write_DMA1_START_ADDR(val) bfin_writePTR(DMA1_START_ADDR, val)
492#define pDMA1_CONFIG ((uint16_t volatile *)DMA1_CONFIG) /* DMA Channel 1 Configuration Register */
493#define bfin_read_DMA1_CONFIG() bfin_read16(DMA1_CONFIG)
494#define bfin_write_DMA1_CONFIG(val) bfin_write16(DMA1_CONFIG, val)
495#define pDMA1_X_COUNT ((uint16_t volatile *)DMA1_X_COUNT) /* DMA Channel 1 X Count Register */
496#define bfin_read_DMA1_X_COUNT() bfin_read16(DMA1_X_COUNT)
497#define bfin_write_DMA1_X_COUNT(val) bfin_write16(DMA1_X_COUNT, val)
498#define pDMA1_X_MODIFY ((uint16_t volatile *)DMA1_X_MODIFY) /* DMA Channel 1 X Modify Register */
499#define bfin_read_DMA1_X_MODIFY() bfin_read16(DMA1_X_MODIFY)
500#define bfin_write_DMA1_X_MODIFY(val) bfin_write16(DMA1_X_MODIFY, val)
501#define pDMA1_Y_COUNT ((uint16_t volatile *)DMA1_Y_COUNT) /* DMA Channel 1 Y Count Register */
502#define bfin_read_DMA1_Y_COUNT() bfin_read16(DMA1_Y_COUNT)
503#define bfin_write_DMA1_Y_COUNT(val) bfin_write16(DMA1_Y_COUNT, val)
504#define pDMA1_Y_MODIFY ((uint16_t volatile *)DMA1_Y_MODIFY) /* DMA Channel 1 Y Modify Register */
505#define bfin_read_DMA1_Y_MODIFY() bfin_read16(DMA1_Y_MODIFY)
506#define bfin_write_DMA1_Y_MODIFY(val) bfin_write16(DMA1_Y_MODIFY, val)
507#define pDMA1_CURR_DESC_PTR ((void * volatile *)DMA1_CURR_DESC_PTR) /* DMA Channel 1 Current Descriptor Pointer Register */
508#define bfin_read_DMA1_CURR_DESC_PTR() bfin_readPTR(DMA1_CURR_DESC_PTR)
509#define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_writePTR(DMA1_CURR_DESC_PTR, val)
510#define pDMA1_CURR_ADDR ((void * volatile *)DMA1_CURR_ADDR) /* DMA Channel 1 Current Address Register */
511#define bfin_read_DMA1_CURR_ADDR() bfin_readPTR(DMA1_CURR_ADDR)
512#define bfin_write_DMA1_CURR_ADDR(val) bfin_writePTR(DMA1_CURR_ADDR, val)
513#define pDMA1_IRQ_STATUS ((uint16_t volatile *)DMA1_IRQ_STATUS) /* DMA Channel 1 Interrupt/Status Register */
514#define bfin_read_DMA1_IRQ_STATUS() bfin_read16(DMA1_IRQ_STATUS)
515#define bfin_write_DMA1_IRQ_STATUS(val) bfin_write16(DMA1_IRQ_STATUS, val)
516#define pDMA1_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_PERIPHERAL_MAP) /* DMA Channel 1 Peripheral Map Register */
517#define bfin_read_DMA1_PERIPHERAL_MAP() bfin_read16(DMA1_PERIPHERAL_MAP)
518#define bfin_write_DMA1_PERIPHERAL_MAP(val) bfin_write16(DMA1_PERIPHERAL_MAP, val)
519#define pDMA1_CURR_X_COUNT ((uint16_t volatile *)DMA1_CURR_X_COUNT) /* DMA Channel 1 Current X Count Register */
520#define bfin_read_DMA1_CURR_X_COUNT() bfin_read16(DMA1_CURR_X_COUNT)
521#define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write16(DMA1_CURR_X_COUNT, val)
522#define pDMA1_CURR_Y_COUNT ((uint16_t volatile *)DMA1_CURR_Y_COUNT) /* DMA Channel 1 Current Y Count Register */
523#define bfin_read_DMA1_CURR_Y_COUNT() bfin_read16(DMA1_CURR_Y_COUNT)
524#define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write16(DMA1_CURR_Y_COUNT, val)
525#define pDMA2_NEXT_DESC_PTR ((void * volatile *)DMA2_NEXT_DESC_PTR) /* DMA Channel 2 Next Descriptor Pointer Register */
526#define bfin_read_DMA2_NEXT_DESC_PTR() bfin_readPTR(DMA2_NEXT_DESC_PTR)
527#define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_NEXT_DESC_PTR, val)
528#define pDMA2_START_ADDR ((void * volatile *)DMA2_START_ADDR) /* DMA Channel 2 Start Address Register */
529#define bfin_read_DMA2_START_ADDR() bfin_readPTR(DMA2_START_ADDR)
530#define bfin_write_DMA2_START_ADDR(val) bfin_writePTR(DMA2_START_ADDR, val)
531#define pDMA2_CONFIG ((uint16_t volatile *)DMA2_CONFIG) /* DMA Channel 2 Configuration Register */
532#define bfin_read_DMA2_CONFIG() bfin_read16(DMA2_CONFIG)
533#define bfin_write_DMA2_CONFIG(val) bfin_write16(DMA2_CONFIG, val)
534#define pDMA2_X_COUNT ((uint16_t volatile *)DMA2_X_COUNT) /* DMA Channel 2 X Count Register */
535#define bfin_read_DMA2_X_COUNT() bfin_read16(DMA2_X_COUNT)
536#define bfin_write_DMA2_X_COUNT(val) bfin_write16(DMA2_X_COUNT, val)
537#define pDMA2_X_MODIFY ((uint16_t volatile *)DMA2_X_MODIFY) /* DMA Channel 2 X Modify Register */
538#define bfin_read_DMA2_X_MODIFY() bfin_read16(DMA2_X_MODIFY)
539#define bfin_write_DMA2_X_MODIFY(val) bfin_write16(DMA2_X_MODIFY, val)
540#define pDMA2_Y_COUNT ((uint16_t volatile *)DMA2_Y_COUNT) /* DMA Channel 2 Y Count Register */
541#define bfin_read_DMA2_Y_COUNT() bfin_read16(DMA2_Y_COUNT)
542#define bfin_write_DMA2_Y_COUNT(val) bfin_write16(DMA2_Y_COUNT, val)
543#define pDMA2_Y_MODIFY ((uint16_t volatile *)DMA2_Y_MODIFY) /* DMA Channel 2 Y Modify Register */
544#define bfin_read_DMA2_Y_MODIFY() bfin_read16(DMA2_Y_MODIFY)
545#define bfin_write_DMA2_Y_MODIFY(val) bfin_write16(DMA2_Y_MODIFY, val)
546#define pDMA2_CURR_DESC_PTR ((void * volatile *)DMA2_CURR_DESC_PTR) /* DMA Channel 2 Current Descriptor Pointer Register */
547#define bfin_read_DMA2_CURR_DESC_PTR() bfin_readPTR(DMA2_CURR_DESC_PTR)
548#define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_writePTR(DMA2_CURR_DESC_PTR, val)
549#define pDMA2_CURR_ADDR ((void * volatile *)DMA2_CURR_ADDR) /* DMA Channel 2 Current Address Register */
550#define bfin_read_DMA2_CURR_ADDR() bfin_readPTR(DMA2_CURR_ADDR)
551#define bfin_write_DMA2_CURR_ADDR(val) bfin_writePTR(DMA2_CURR_ADDR, val)
552#define pDMA2_IRQ_STATUS ((uint16_t volatile *)DMA2_IRQ_STATUS) /* DMA Channel 2 Interrupt/Status Register */
553#define bfin_read_DMA2_IRQ_STATUS() bfin_read16(DMA2_IRQ_STATUS)
554#define bfin_write_DMA2_IRQ_STATUS(val) bfin_write16(DMA2_IRQ_STATUS, val)
555#define pDMA2_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_PERIPHERAL_MAP) /* DMA Channel 2 Peripheral Map Register */
556#define bfin_read_DMA2_PERIPHERAL_MAP() bfin_read16(DMA2_PERIPHERAL_MAP)
557#define bfin_write_DMA2_PERIPHERAL_MAP(val) bfin_write16(DMA2_PERIPHERAL_MAP, val)
558#define pDMA2_CURR_X_COUNT ((uint16_t volatile *)DMA2_CURR_X_COUNT) /* DMA Channel 2 Current X Count Register */
559#define bfin_read_DMA2_CURR_X_COUNT() bfin_read16(DMA2_CURR_X_COUNT)
560#define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write16(DMA2_CURR_X_COUNT, val)
561#define pDMA2_CURR_Y_COUNT ((uint16_t volatile *)DMA2_CURR_Y_COUNT) /* DMA Channel 2 Current Y Count Register */
562#define bfin_read_DMA2_CURR_Y_COUNT() bfin_read16(DMA2_CURR_Y_COUNT)
563#define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write16(DMA2_CURR_Y_COUNT, val)
564#define pDMA3_NEXT_DESC_PTR ((void * volatile *)DMA3_NEXT_DESC_PTR) /* DMA Channel 3 Next Descriptor Pointer Register */
565#define bfin_read_DMA3_NEXT_DESC_PTR() bfin_readPTR(DMA3_NEXT_DESC_PTR)
566#define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_writePTR(DMA3_NEXT_DESC_PTR, val)
567#define pDMA3_START_ADDR ((void * volatile *)DMA3_START_ADDR) /* DMA Channel 3 Start Address Register */
568#define bfin_read_DMA3_START_ADDR() bfin_readPTR(DMA3_START_ADDR)
569#define bfin_write_DMA3_START_ADDR(val) bfin_writePTR(DMA3_START_ADDR, val)
570#define pDMA3_CONFIG ((uint16_t volatile *)DMA3_CONFIG) /* DMA Channel 3 Configuration Register */
571#define bfin_read_DMA3_CONFIG() bfin_read16(DMA3_CONFIG)
572#define bfin_write_DMA3_CONFIG(val) bfin_write16(DMA3_CONFIG, val)
573#define pDMA3_X_COUNT ((uint16_t volatile *)DMA3_X_COUNT) /* DMA Channel 3 X Count Register */
574#define bfin_read_DMA3_X_COUNT() bfin_read16(DMA3_X_COUNT)
575#define bfin_write_DMA3_X_COUNT(val) bfin_write16(DMA3_X_COUNT, val)
576#define pDMA3_X_MODIFY ((uint16_t volatile *)DMA3_X_MODIFY) /* DMA Channel 3 X Modify Register */
577#define bfin_read_DMA3_X_MODIFY() bfin_read16(DMA3_X_MODIFY)
578#define bfin_write_DMA3_X_MODIFY(val) bfin_write16(DMA3_X_MODIFY, val)
579#define pDMA3_Y_COUNT ((uint16_t volatile *)DMA3_Y_COUNT) /* DMA Channel 3 Y Count Register */
580#define bfin_read_DMA3_Y_COUNT() bfin_read16(DMA3_Y_COUNT)
581#define bfin_write_DMA3_Y_COUNT(val) bfin_write16(DMA3_Y_COUNT, val)
582#define pDMA3_Y_MODIFY ((uint16_t volatile *)DMA3_Y_MODIFY) /* DMA Channel 3 Y Modify Register */
583#define bfin_read_DMA3_Y_MODIFY() bfin_read16(DMA3_Y_MODIFY)
584#define bfin_write_DMA3_Y_MODIFY(val) bfin_write16(DMA3_Y_MODIFY, val)
585#define pDMA3_CURR_DESC_PTR ((void * volatile *)DMA3_CURR_DESC_PTR) /* DMA Channel 3 Current Descriptor Pointer Register */
586#define bfin_read_DMA3_CURR_DESC_PTR() bfin_readPTR(DMA3_CURR_DESC_PTR)
587#define bfin_write_DMA3_CURR_DESC_PTR(val) bfin_writePTR(DMA3_CURR_DESC_PTR, val)
588#define pDMA3_CURR_ADDR ((void * volatile *)DMA3_CURR_ADDR) /* DMA Channel 3 Current Address Register */
589#define bfin_read_DMA3_CURR_ADDR() bfin_readPTR(DMA3_CURR_ADDR)
590#define bfin_write_DMA3_CURR_ADDR(val) bfin_writePTR(DMA3_CURR_ADDR, val)
591#define pDMA3_IRQ_STATUS ((uint16_t volatile *)DMA3_IRQ_STATUS) /* DMA Channel 3 Interrupt/Status Register */
592#define bfin_read_DMA3_IRQ_STATUS() bfin_read16(DMA3_IRQ_STATUS)
593#define bfin_write_DMA3_IRQ_STATUS(val) bfin_write16(DMA3_IRQ_STATUS, val)
594#define pDMA3_PERIPHERAL_MAP ((uint16_t volatile *)DMA3_PERIPHERAL_MAP) /* DMA Channel 3 Peripheral Map Register */
595#define bfin_read_DMA3_PERIPHERAL_MAP() bfin_read16(DMA3_PERIPHERAL_MAP)
596#define bfin_write_DMA3_PERIPHERAL_MAP(val) bfin_write16(DMA3_PERIPHERAL_MAP, val)
597#define pDMA3_CURR_X_COUNT ((uint16_t volatile *)DMA3_CURR_X_COUNT) /* DMA Channel 3 Current X Count Register */
598#define bfin_read_DMA3_CURR_X_COUNT() bfin_read16(DMA3_CURR_X_COUNT)
599#define bfin_write_DMA3_CURR_X_COUNT(val) bfin_write16(DMA3_CURR_X_COUNT, val)
600#define pDMA3_CURR_Y_COUNT ((uint16_t volatile *)DMA3_CURR_Y_COUNT) /* DMA Channel 3 Current Y Count Register */
601#define bfin_read_DMA3_CURR_Y_COUNT() bfin_read16(DMA3_CURR_Y_COUNT)
602#define bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write16(DMA3_CURR_Y_COUNT, val)
603#define pDMA4_NEXT_DESC_PTR ((void * volatile *)DMA4_NEXT_DESC_PTR) /* DMA Channel 4 Next Descriptor Pointer Register */
604#define bfin_read_DMA4_NEXT_DESC_PTR() bfin_readPTR(DMA4_NEXT_DESC_PTR)
605#define bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_writePTR(DMA4_NEXT_DESC_PTR, val)
606#define pDMA4_START_ADDR ((void * volatile *)DMA4_START_ADDR) /* DMA Channel 4 Start Address Register */
607#define bfin_read_DMA4_START_ADDR() bfin_readPTR(DMA4_START_ADDR)
608#define bfin_write_DMA4_START_ADDR(val) bfin_writePTR(DMA4_START_ADDR, val)
609#define pDMA4_CONFIG ((uint16_t volatile *)DMA4_CONFIG) /* DMA Channel 4 Configuration Register */
610#define bfin_read_DMA4_CONFIG() bfin_read16(DMA4_CONFIG)
611#define bfin_write_DMA4_CONFIG(val) bfin_write16(DMA4_CONFIG, val)
612#define pDMA4_X_COUNT ((uint16_t volatile *)DMA4_X_COUNT) /* DMA Channel 4 X Count Register */
613#define bfin_read_DMA4_X_COUNT() bfin_read16(DMA4_X_COUNT)
614#define bfin_write_DMA4_X_COUNT(val) bfin_write16(DMA4_X_COUNT, val)
615#define pDMA4_X_MODIFY ((uint16_t volatile *)DMA4_X_MODIFY) /* DMA Channel 4 X Modify Register */
616#define bfin_read_DMA4_X_MODIFY() bfin_read16(DMA4_X_MODIFY)
617#define bfin_write_DMA4_X_MODIFY(val) bfin_write16(DMA4_X_MODIFY, val)
618#define pDMA4_Y_COUNT ((uint16_t volatile *)DMA4_Y_COUNT) /* DMA Channel 4 Y Count Register */
619#define bfin_read_DMA4_Y_COUNT() bfin_read16(DMA4_Y_COUNT)
620#define bfin_write_DMA4_Y_COUNT(val) bfin_write16(DMA4_Y_COUNT, val)
621#define pDMA4_Y_MODIFY ((uint16_t volatile *)DMA4_Y_MODIFY) /* DMA Channel 4 Y Modify Register */
622#define bfin_read_DMA4_Y_MODIFY() bfin_read16(DMA4_Y_MODIFY)
623#define bfin_write_DMA4_Y_MODIFY(val) bfin_write16(DMA4_Y_MODIFY, val)
624#define pDMA4_CURR_DESC_PTR ((void * volatile *)DMA4_CURR_DESC_PTR) /* DMA Channel 4 Current Descriptor Pointer Register */
625#define bfin_read_DMA4_CURR_DESC_PTR() bfin_readPTR(DMA4_CURR_DESC_PTR)
626#define bfin_write_DMA4_CURR_DESC_PTR(val) bfin_writePTR(DMA4_CURR_DESC_PTR, val)
627#define pDMA4_CURR_ADDR ((void * volatile *)DMA4_CURR_ADDR) /* DMA Channel 4 Current Address Register */
628#define bfin_read_DMA4_CURR_ADDR() bfin_readPTR(DMA4_CURR_ADDR)
629#define bfin_write_DMA4_CURR_ADDR(val) bfin_writePTR(DMA4_CURR_ADDR, val)
630#define pDMA4_IRQ_STATUS ((uint16_t volatile *)DMA4_IRQ_STATUS) /* DMA Channel 4 Interrupt/Status Register */
631#define bfin_read_DMA4_IRQ_STATUS() bfin_read16(DMA4_IRQ_STATUS)
632#define bfin_write_DMA4_IRQ_STATUS(val) bfin_write16(DMA4_IRQ_STATUS, val)
633#define pDMA4_PERIPHERAL_MAP ((uint16_t volatile *)DMA4_PERIPHERAL_MAP) /* DMA Channel 4 Peripheral Map Register */
634#define bfin_read_DMA4_PERIPHERAL_MAP() bfin_read16(DMA4_PERIPHERAL_MAP)
635#define bfin_write_DMA4_PERIPHERAL_MAP(val) bfin_write16(DMA4_PERIPHERAL_MAP, val)
636#define pDMA4_CURR_X_COUNT ((uint16_t volatile *)DMA4_CURR_X_COUNT) /* DMA Channel 4 Current X Count Register */
637#define bfin_read_DMA4_CURR_X_COUNT() bfin_read16(DMA4_CURR_X_COUNT)
638#define bfin_write_DMA4_CURR_X_COUNT(val) bfin_write16(DMA4_CURR_X_COUNT, val)
639#define pDMA4_CURR_Y_COUNT ((uint16_t volatile *)DMA4_CURR_Y_COUNT) /* DMA Channel 4 Current Y Count Register */
640#define bfin_read_DMA4_CURR_Y_COUNT() bfin_read16(DMA4_CURR_Y_COUNT)
641#define bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write16(DMA4_CURR_Y_COUNT, val)
642#define pDMA5_NEXT_DESC_PTR ((void * volatile *)DMA5_NEXT_DESC_PTR) /* DMA Channel 5 Next Descriptor Pointer Register */
643#define bfin_read_DMA5_NEXT_DESC_PTR() bfin_readPTR(DMA5_NEXT_DESC_PTR)
644#define bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_writePTR(DMA5_NEXT_DESC_PTR, val)
645#define pDMA5_START_ADDR ((void * volatile *)DMA5_START_ADDR) /* DMA Channel 5 Start Address Register */
646#define bfin_read_DMA5_START_ADDR() bfin_readPTR(DMA5_START_ADDR)
647#define bfin_write_DMA5_START_ADDR(val) bfin_writePTR(DMA5_START_ADDR, val)
648#define pDMA5_CONFIG ((uint16_t volatile *)DMA5_CONFIG) /* DMA Channel 5 Configuration Register */
649#define bfin_read_DMA5_CONFIG() bfin_read16(DMA5_CONFIG)
650#define bfin_write_DMA5_CONFIG(val) bfin_write16(DMA5_CONFIG, val)
651#define pDMA5_X_COUNT ((uint16_t volatile *)DMA5_X_COUNT) /* DMA Channel 5 X Count Register */
652#define bfin_read_DMA5_X_COUNT() bfin_read16(DMA5_X_COUNT)
653#define bfin_write_DMA5_X_COUNT(val) bfin_write16(DMA5_X_COUNT, val)
654#define pDMA5_X_MODIFY ((uint16_t volatile *)DMA5_X_MODIFY) /* DMA Channel 5 X Modify Register */
655#define bfin_read_DMA5_X_MODIFY() bfin_read16(DMA5_X_MODIFY)
656#define bfin_write_DMA5_X_MODIFY(val) bfin_write16(DMA5_X_MODIFY, val)
657#define pDMA5_Y_COUNT ((uint16_t volatile *)DMA5_Y_COUNT) /* DMA Channel 5 Y Count Register */
658#define bfin_read_DMA5_Y_COUNT() bfin_read16(DMA5_Y_COUNT)
659#define bfin_write_DMA5_Y_COUNT(val) bfin_write16(DMA5_Y_COUNT, val)
660#define pDMA5_Y_MODIFY ((uint16_t volatile *)DMA5_Y_MODIFY) /* DMA Channel 5 Y Modify Register */
661#define bfin_read_DMA5_Y_MODIFY() bfin_read16(DMA5_Y_MODIFY)
662#define bfin_write_DMA5_Y_MODIFY(val) bfin_write16(DMA5_Y_MODIFY, val)
663#define pDMA5_CURR_DESC_PTR ((void * volatile *)DMA5_CURR_DESC_PTR) /* DMA Channel 5 Current Descriptor Pointer Register */
664#define bfin_read_DMA5_CURR_DESC_PTR() bfin_readPTR(DMA5_CURR_DESC_PTR)
665#define bfin_write_DMA5_CURR_DESC_PTR(val) bfin_writePTR(DMA5_CURR_DESC_PTR, val)
666#define pDMA5_CURR_ADDR ((void * volatile *)DMA5_CURR_ADDR) /* DMA Channel 5 Current Address Register */
667#define bfin_read_DMA5_CURR_ADDR() bfin_readPTR(DMA5_CURR_ADDR)
668#define bfin_write_DMA5_CURR_ADDR(val) bfin_writePTR(DMA5_CURR_ADDR, val)
669#define pDMA5_IRQ_STATUS ((uint16_t volatile *)DMA5_IRQ_STATUS) /* DMA Channel 5 Interrupt/Status Register */
670#define bfin_read_DMA5_IRQ_STATUS() bfin_read16(DMA5_IRQ_STATUS)
671#define bfin_write_DMA5_IRQ_STATUS(val) bfin_write16(DMA5_IRQ_STATUS, val)
672#define pDMA5_PERIPHERAL_MAP ((uint16_t volatile *)DMA5_PERIPHERAL_MAP) /* DMA Channel 5 Peripheral Map Register */
673#define bfin_read_DMA5_PERIPHERAL_MAP() bfin_read16(DMA5_PERIPHERAL_MAP)
674#define bfin_write_DMA5_PERIPHERAL_MAP(val) bfin_write16(DMA5_PERIPHERAL_MAP, val)
675#define pDMA5_CURR_X_COUNT ((uint16_t volatile *)DMA5_CURR_X_COUNT) /* DMA Channel 5 Current X Count Register */
676#define bfin_read_DMA5_CURR_X_COUNT() bfin_read16(DMA5_CURR_X_COUNT)
677#define bfin_write_DMA5_CURR_X_COUNT(val) bfin_write16(DMA5_CURR_X_COUNT, val)
678#define pDMA5_CURR_Y_COUNT ((uint16_t volatile *)DMA5_CURR_Y_COUNT) /* DMA Channel 5 Current Y Count Register */
679#define bfin_read_DMA5_CURR_Y_COUNT() bfin_read16(DMA5_CURR_Y_COUNT)
680#define bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write16(DMA5_CURR_Y_COUNT, val)
681#define pDMA6_NEXT_DESC_PTR ((uint32_t volatile *)DMA6_NEXT_DESC_PTR) /* DMA Channel 6 Next Descriptor Pointer Register */
682#define bfin_read_DMA6_NEXT_DESC_PTR() bfin_read32(DMA6_NEXT_DESC_PTR)
683#define bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_write32(DMA6_NEXT_DESC_PTR, val)
684#define pDMA6_START_ADDR ((void * volatile *)DMA6_START_ADDR) /* DMA Channel 6 Start Address Register */
685#define bfin_read_DMA6_START_ADDR() bfin_readPTR(DMA6_START_ADDR)
686#define bfin_write_DMA6_START_ADDR(val) bfin_writePTR(DMA6_START_ADDR, val)
687#define pDMA6_CONFIG ((uint16_t volatile *)DMA6_CONFIG) /* DMA Channel 6 Configuration Register */
688#define bfin_read_DMA6_CONFIG() bfin_read16(DMA6_CONFIG)
689#define bfin_write_DMA6_CONFIG(val) bfin_write16(DMA6_CONFIG, val)
690#define pDMA6_X_COUNT ((uint16_t volatile *)DMA6_X_COUNT) /* DMA Channel 6 X Count Register */
691#define bfin_read_DMA6_X_COUNT() bfin_read16(DMA6_X_COUNT)
692#define bfin_write_DMA6_X_COUNT(val) bfin_write16(DMA6_X_COUNT, val)
693#define pDMA6_X_MODIFY ((uint16_t volatile *)DMA6_X_MODIFY) /* DMA Channel 6 X Modify Register */
694#define bfin_read_DMA6_X_MODIFY() bfin_read16(DMA6_X_MODIFY)
695#define bfin_write_DMA6_X_MODIFY(val) bfin_write16(DMA6_X_MODIFY, val)
696#define pDMA6_Y_COUNT ((uint16_t volatile *)DMA6_Y_COUNT) /* DMA Channel 6 Y Count Register */
697#define bfin_read_DMA6_Y_COUNT() bfin_read16(DMA6_Y_COUNT)
698#define bfin_write_DMA6_Y_COUNT(val) bfin_write16(DMA6_Y_COUNT, val)
699#define pDMA6_Y_MODIFY ((uint16_t volatile *)DMA6_Y_MODIFY) /* DMA Channel 6 Y Modify Register */
700#define bfin_read_DMA6_Y_MODIFY() bfin_read16(DMA6_Y_MODIFY)
701#define bfin_write_DMA6_Y_MODIFY(val) bfin_write16(DMA6_Y_MODIFY, val)
702#define pDMA6_CURR_DESC_PTR ((void * volatile *)DMA6_CURR_DESC_PTR) /* DMA Channel 6 Current Descriptor Pointer Register */
703#define bfin_read_DMA6_CURR_DESC_PTR() bfin_readPTR(DMA6_CURR_DESC_PTR)
704#define bfin_write_DMA6_CURR_DESC_PTR(val) bfin_writePTR(DMA6_CURR_DESC_PTR, val)
705#define pDMA6_CURR_ADDR ((void * volatile *)DMA6_CURR_ADDR) /* DMA Channel 6 Current Address Register */
706#define bfin_read_DMA6_CURR_ADDR() bfin_readPTR(DMA6_CURR_ADDR)
707#define bfin_write_DMA6_CURR_ADDR(val) bfin_writePTR(DMA6_CURR_ADDR, val)
708#define pDMA6_IRQ_STATUS ((uint16_t volatile *)DMA6_IRQ_STATUS) /* DMA Channel 6 Interrupt/Status Register */
709#define bfin_read_DMA6_IRQ_STATUS() bfin_read16(DMA6_IRQ_STATUS)
710#define bfin_write_DMA6_IRQ_STATUS(val) bfin_write16(DMA6_IRQ_STATUS, val)
711#define pDMA6_PERIPHERAL_MAP ((uint16_t volatile *)DMA6_PERIPHERAL_MAP) /* DMA Channel 6 Peripheral Map Register */
712#define bfin_read_DMA6_PERIPHERAL_MAP() bfin_read16(DMA6_PERIPHERAL_MAP)
713#define bfin_write_DMA6_PERIPHERAL_MAP(val) bfin_write16(DMA6_PERIPHERAL_MAP, val)
714#define pDMA6_CURR_X_COUNT ((uint16_t volatile *)DMA6_CURR_X_COUNT) /* DMA Channel 6 Current X Count Register */
715#define bfin_read_DMA6_CURR_X_COUNT() bfin_read16(DMA6_CURR_X_COUNT)
716#define bfin_write_DMA6_CURR_X_COUNT(val) bfin_write16(DMA6_CURR_X_COUNT, val)
717#define pDMA6_CURR_Y_COUNT ((uint16_t volatile *)DMA6_CURR_Y_COUNT) /* DMA Channel 6 Current Y Count Register */
718#define bfin_read_DMA6_CURR_Y_COUNT() bfin_read16(DMA6_CURR_Y_COUNT)
719#define bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write16(DMA6_CURR_Y_COUNT, val)
720#define pDMA7_NEXT_DESC_PTR ((void * volatile *)DMA7_NEXT_DESC_PTR) /* DMA Channel 7 Next Descriptor Pointer Register */
721#define bfin_read_DMA7_NEXT_DESC_PTR() bfin_readPTR(DMA7_NEXT_DESC_PTR)
722#define bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_writePTR(DMA7_NEXT_DESC_PTR, val)
723#define pDMA7_START_ADDR ((void * volatile *)DMA7_START_ADDR) /* DMA Channel 7 Start Address Register */
724#define bfin_read_DMA7_START_ADDR() bfin_readPTR(DMA7_START_ADDR)
725#define bfin_write_DMA7_START_ADDR(val) bfin_writePTR(DMA7_START_ADDR, val)
726#define pDMA7_CONFIG ((uint16_t volatile *)DMA7_CONFIG) /* DMA Channel 7 Configuration Register */
727#define bfin_read_DMA7_CONFIG() bfin_read16(DMA7_CONFIG)
728#define bfin_write_DMA7_CONFIG(val) bfin_write16(DMA7_CONFIG, val)
729#define pDMA7_X_COUNT ((uint16_t volatile *)DMA7_X_COUNT) /* DMA Channel 7 X Count Register */
730#define bfin_read_DMA7_X_COUNT() bfin_read16(DMA7_X_COUNT)
731#define bfin_write_DMA7_X_COUNT(val) bfin_write16(DMA7_X_COUNT, val)
732#define pDMA7_X_MODIFY ((uint16_t volatile *)DMA7_X_MODIFY) /* DMA Channel 7 X Modify Register */
733#define bfin_read_DMA7_X_MODIFY() bfin_read16(DMA7_X_MODIFY)
734#define bfin_write_DMA7_X_MODIFY(val) bfin_write16(DMA7_X_MODIFY, val)
735#define pDMA7_Y_COUNT ((uint16_t volatile *)DMA7_Y_COUNT) /* DMA Channel 7 Y Count Register */
736#define bfin_read_DMA7_Y_COUNT() bfin_read16(DMA7_Y_COUNT)
737#define bfin_write_DMA7_Y_COUNT(val) bfin_write16(DMA7_Y_COUNT, val)
738#define pDMA7_Y_MODIFY ((uint16_t volatile *)DMA7_Y_MODIFY) /* DMA Channel 7 Y Modify Register */
739#define bfin_read_DMA7_Y_MODIFY() bfin_read16(DMA7_Y_MODIFY)
740#define bfin_write_DMA7_Y_MODIFY(val) bfin_write16(DMA7_Y_MODIFY, val)
741#define pDMA7_CURR_DESC_PTR ((void * volatile *)DMA7_CURR_DESC_PTR) /* DMA Channel 7 Current Descriptor Pointer Register */
742#define bfin_read_DMA7_CURR_DESC_PTR() bfin_readPTR(DMA7_CURR_DESC_PTR)
743#define bfin_write_DMA7_CURR_DESC_PTR(val) bfin_writePTR(DMA7_CURR_DESC_PTR, val)
744#define pDMA7_CURR_ADDR ((void * volatile *)DMA7_CURR_ADDR) /* DMA Channel 7 Current Address Register */
745#define bfin_read_DMA7_CURR_ADDR() bfin_readPTR(DMA7_CURR_ADDR)
746#define bfin_write_DMA7_CURR_ADDR(val) bfin_writePTR(DMA7_CURR_ADDR, val)
747#define pDMA7_IRQ_STATUS ((uint16_t volatile *)DMA7_IRQ_STATUS) /* DMA Channel 7 Interrupt/Status Register */
748#define bfin_read_DMA7_IRQ_STATUS() bfin_read16(DMA7_IRQ_STATUS)
749#define bfin_write_DMA7_IRQ_STATUS(val) bfin_write16(DMA7_IRQ_STATUS, val)
750#define pDMA7_PERIPHERAL_MAP ((uint16_t volatile *)DMA7_PERIPHERAL_MAP) /* DMA Channel 7 Peripheral Map Register */
751#define bfin_read_DMA7_PERIPHERAL_MAP() bfin_read16(DMA7_PERIPHERAL_MAP)
752#define bfin_write_DMA7_PERIPHERAL_MAP(val) bfin_write16(DMA7_PERIPHERAL_MAP, val)
753#define pDMA7_CURR_X_COUNT ((uint16_t volatile *)DMA7_CURR_X_COUNT) /* DMA Channel 7 Current X Count Register */
754#define bfin_read_DMA7_CURR_X_COUNT() bfin_read16(DMA7_CURR_X_COUNT)
755#define bfin_write_DMA7_CURR_X_COUNT(val) bfin_write16(DMA7_CURR_X_COUNT, val)
756#define pDMA7_CURR_Y_COUNT ((uint16_t volatile *)DMA7_CURR_Y_COUNT) /* DMA Channel 7 Current Y Count Register */
757#define bfin_read_DMA7_CURR_Y_COUNT() bfin_read16(DMA7_CURR_Y_COUNT)
758#define bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write16(DMA7_CURR_Y_COUNT, val)
759#define pDMA8_NEXT_DESC_PTR ((void * volatile *)DMA8_NEXT_DESC_PTR) /* DMA Channel 8 Next Descriptor Pointer Register */
760#define bfin_read_DMA8_NEXT_DESC_PTR() bfin_readPTR(DMA8_NEXT_DESC_PTR)
761#define bfin_write_DMA8_NEXT_DESC_PTR(val) bfin_writePTR(DMA8_NEXT_DESC_PTR, val)
762#define pDMA8_START_ADDR ((void * volatile *)DMA8_START_ADDR) /* DMA Channel 8 Start Address Register */
763#define bfin_read_DMA8_START_ADDR() bfin_readPTR(DMA8_START_ADDR)
764#define bfin_write_DMA8_START_ADDR(val) bfin_writePTR(DMA8_START_ADDR, val)
765#define pDMA8_CONFIG ((uint16_t volatile *)DMA8_CONFIG) /* DMA Channel 8 Configuration Register */
766#define bfin_read_DMA8_CONFIG() bfin_read16(DMA8_CONFIG)
767#define bfin_write_DMA8_CONFIG(val) bfin_write16(DMA8_CONFIG, val)
768#define pDMA8_X_COUNT ((uint16_t volatile *)DMA8_X_COUNT) /* DMA Channel 8 X Count Register */
769#define bfin_read_DMA8_X_COUNT() bfin_read16(DMA8_X_COUNT)
770#define bfin_write_DMA8_X_COUNT(val) bfin_write16(DMA8_X_COUNT, val)
771#define pDMA8_X_MODIFY ((uint16_t volatile *)DMA8_X_MODIFY) /* DMA Channel 8 X Modify Register */
772#define bfin_read_DMA8_X_MODIFY() bfin_read16(DMA8_X_MODIFY)
773#define bfin_write_DMA8_X_MODIFY(val) bfin_write16(DMA8_X_MODIFY, val)
774#define pDMA8_Y_COUNT ((uint16_t volatile *)DMA8_Y_COUNT) /* DMA Channel 8 Y Count Register */
775#define bfin_read_DMA8_Y_COUNT() bfin_read16(DMA8_Y_COUNT)
776#define bfin_write_DMA8_Y_COUNT(val) bfin_write16(DMA8_Y_COUNT, val)
777#define pDMA8_Y_MODIFY ((uint16_t volatile *)DMA8_Y_MODIFY) /* DMA Channel 8 Y Modify Register */
778#define bfin_read_DMA8_Y_MODIFY() bfin_read16(DMA8_Y_MODIFY)
779#define bfin_write_DMA8_Y_MODIFY(val) bfin_write16(DMA8_Y_MODIFY, val)
780#define pDMA8_CURR_DESC_PTR ((void * volatile *)DMA8_CURR_DESC_PTR) /* DMA Channel 8 Current Descriptor Pointer Register */
781#define bfin_read_DMA8_CURR_DESC_PTR() bfin_readPTR(DMA8_CURR_DESC_PTR)
782#define bfin_write_DMA8_CURR_DESC_PTR(val) bfin_writePTR(DMA8_CURR_DESC_PTR, val)
783#define pDMA8_CURR_ADDR ((void * volatile *)DMA8_CURR_ADDR) /* DMA Channel 8 Current Address Register */
784#define bfin_read_DMA8_CURR_ADDR() bfin_readPTR(DMA8_CURR_ADDR)
785#define bfin_write_DMA8_CURR_ADDR(val) bfin_writePTR(DMA8_CURR_ADDR, val)
786#define pDMA8_IRQ_STATUS ((uint16_t volatile *)DMA8_IRQ_STATUS) /* DMA Channel 8 Interrupt/Status Register */
787#define bfin_read_DMA8_IRQ_STATUS() bfin_read16(DMA8_IRQ_STATUS)
788#define bfin_write_DMA8_IRQ_STATUS(val) bfin_write16(DMA8_IRQ_STATUS, val)
789#define pDMA8_PERIPHERAL_MAP ((uint16_t volatile *)DMA8_PERIPHERAL_MAP) /* DMA Channel 8 Peripheral Map Register */
790#define bfin_read_DMA8_PERIPHERAL_MAP() bfin_read16(DMA8_PERIPHERAL_MAP)
791#define bfin_write_DMA8_PERIPHERAL_MAP(val) bfin_write16(DMA8_PERIPHERAL_MAP, val)
792#define pDMA8_CURR_X_COUNT ((uint16_t volatile *)DMA8_CURR_X_COUNT) /* DMA Channel 8 Current X Count Register */
793#define bfin_read_DMA8_CURR_X_COUNT() bfin_read16(DMA8_CURR_X_COUNT)
794#define bfin_write_DMA8_CURR_X_COUNT(val) bfin_write16(DMA8_CURR_X_COUNT, val)
795#define pDMA8_CURR_Y_COUNT ((uint16_t volatile *)DMA8_CURR_Y_COUNT) /* DMA Channel 8 Current Y Count Register */
796#define bfin_read_DMA8_CURR_Y_COUNT() bfin_read16(DMA8_CURR_Y_COUNT)
797#define bfin_write_DMA8_CURR_Y_COUNT(val) bfin_write16(DMA8_CURR_Y_COUNT, val)
798#define pDMA9_NEXT_DESC_PTR ((void * volatile *)DMA9_NEXT_DESC_PTR) /* DMA Channel 9 Next Descriptor Pointer Register */
799#define bfin_read_DMA9_NEXT_DESC_PTR() bfin_readPTR(DMA9_NEXT_DESC_PTR)
800#define bfin_write_DMA9_NEXT_DESC_PTR(val) bfin_writePTR(DMA9_NEXT_DESC_PTR, val)
801#define pDMA9_START_ADDR ((void * volatile *)DMA9_START_ADDR) /* DMA Channel 9 Start Address Register */
802#define bfin_read_DMA9_START_ADDR() bfin_readPTR(DMA9_START_ADDR)
803#define bfin_write_DMA9_START_ADDR(val) bfin_writePTR(DMA9_START_ADDR, val)
804#define pDMA9_CONFIG ((uint16_t volatile *)DMA9_CONFIG) /* DMA Channel 9 Configuration Register */
805#define bfin_read_DMA9_CONFIG() bfin_read16(DMA9_CONFIG)
806#define bfin_write_DMA9_CONFIG(val) bfin_write16(DMA9_CONFIG, val)
807#define pDMA9_X_COUNT ((uint16_t volatile *)DMA9_X_COUNT) /* DMA Channel 9 X Count Register */
808#define bfin_read_DMA9_X_COUNT() bfin_read16(DMA9_X_COUNT)
809#define bfin_write_DMA9_X_COUNT(val) bfin_write16(DMA9_X_COUNT, val)
810#define pDMA9_X_MODIFY ((uint16_t volatile *)DMA9_X_MODIFY) /* DMA Channel 9 X Modify Register */
811#define bfin_read_DMA9_X_MODIFY() bfin_read16(DMA9_X_MODIFY)
812#define bfin_write_DMA9_X_MODIFY(val) bfin_write16(DMA9_X_MODIFY, val)
813#define pDMA9_Y_COUNT ((uint16_t volatile *)DMA9_Y_COUNT) /* DMA Channel 9 Y Count Register */
814#define bfin_read_DMA9_Y_COUNT() bfin_read16(DMA9_Y_COUNT)
815#define bfin_write_DMA9_Y_COUNT(val) bfin_write16(DMA9_Y_COUNT, val)
816#define pDMA9_Y_MODIFY ((uint16_t volatile *)DMA9_Y_MODIFY) /* DMA Channel 9 Y Modify Register */
817#define bfin_read_DMA9_Y_MODIFY() bfin_read16(DMA9_Y_MODIFY)
818#define bfin_write_DMA9_Y_MODIFY(val) bfin_write16(DMA9_Y_MODIFY, val)
819#define pDMA9_CURR_DESC_PTR ((void * volatile *)DMA9_CURR_DESC_PTR) /* DMA Channel 9 Current Descriptor Pointer Register */
820#define bfin_read_DMA9_CURR_DESC_PTR() bfin_readPTR(DMA9_CURR_DESC_PTR)
821#define bfin_write_DMA9_CURR_DESC_PTR(val) bfin_writePTR(DMA9_CURR_DESC_PTR, val)
822#define pDMA9_CURR_ADDR ((void * volatile *)DMA9_CURR_ADDR) /* DMA Channel 9 Current Address Register */
823#define bfin_read_DMA9_CURR_ADDR() bfin_readPTR(DMA9_CURR_ADDR)
824#define bfin_write_DMA9_CURR_ADDR(val) bfin_writePTR(DMA9_CURR_ADDR, val)
825#define pDMA9_IRQ_STATUS ((uint16_t volatile *)DMA9_IRQ_STATUS) /* DMA Channel 9 Interrupt/Status Register */
826#define bfin_read_DMA9_IRQ_STATUS() bfin_read16(DMA9_IRQ_STATUS)
827#define bfin_write_DMA9_IRQ_STATUS(val) bfin_write16(DMA9_IRQ_STATUS, val)
828#define pDMA9_PERIPHERAL_MAP ((uint16_t volatile *)DMA9_PERIPHERAL_MAP) /* DMA Channel 9 Peripheral Map Register */
829#define bfin_read_DMA9_PERIPHERAL_MAP() bfin_read16(DMA9_PERIPHERAL_MAP)
830#define bfin_write_DMA9_PERIPHERAL_MAP(val) bfin_write16(DMA9_PERIPHERAL_MAP, val)
831#define pDMA9_CURR_X_COUNT ((uint16_t volatile *)DMA9_CURR_X_COUNT) /* DMA Channel 9 Current X Count Register */
832#define bfin_read_DMA9_CURR_X_COUNT() bfin_read16(DMA9_CURR_X_COUNT)
833#define bfin_write_DMA9_CURR_X_COUNT(val) bfin_write16(DMA9_CURR_X_COUNT, val)
834#define pDMA9_CURR_Y_COUNT ((uint16_t volatile *)DMA9_CURR_Y_COUNT) /* DMA Channel 9 Current Y Count Register */
835#define bfin_read_DMA9_CURR_Y_COUNT() bfin_read16(DMA9_CURR_Y_COUNT)
836#define bfin_write_DMA9_CURR_Y_COUNT(val) bfin_write16(DMA9_CURR_Y_COUNT, val)
837#define pDMA10_NEXT_DESC_PTR ((void * volatile *)DMA10_NEXT_DESC_PTR) /* DMA Channel 10 Next Descriptor Pointer Register */
838#define bfin_read_DMA10_NEXT_DESC_PTR() bfin_readPTR(DMA10_NEXT_DESC_PTR)
839#define bfin_write_DMA10_NEXT_DESC_PTR(val) bfin_writePTR(DMA10_NEXT_DESC_PTR, val)
840#define pDMA10_START_ADDR ((void * volatile *)DMA10_START_ADDR) /* DMA Channel 10 Start Address Register */
841#define bfin_read_DMA10_START_ADDR() bfin_readPTR(DMA10_START_ADDR)
842#define bfin_write_DMA10_START_ADDR(val) bfin_writePTR(DMA10_START_ADDR, val)
843#define pDMA10_CONFIG ((uint16_t volatile *)DMA10_CONFIG) /* DMA Channel 10 Configuration Register */
844#define bfin_read_DMA10_CONFIG() bfin_read16(DMA10_CONFIG)
845#define bfin_write_DMA10_CONFIG(val) bfin_write16(DMA10_CONFIG, val)
846#define pDMA10_X_COUNT ((uint16_t volatile *)DMA10_X_COUNT) /* DMA Channel 10 X Count Register */
847#define bfin_read_DMA10_X_COUNT() bfin_read16(DMA10_X_COUNT)
848#define bfin_write_DMA10_X_COUNT(val) bfin_write16(DMA10_X_COUNT, val)
849#define pDMA10_X_MODIFY ((uint16_t volatile *)DMA10_X_MODIFY) /* DMA Channel 10 X Modify Register */
850#define bfin_read_DMA10_X_MODIFY() bfin_read16(DMA10_X_MODIFY)
851#define bfin_write_DMA10_X_MODIFY(val) bfin_write16(DMA10_X_MODIFY, val)
852#define pDMA10_Y_COUNT ((uint16_t volatile *)DMA10_Y_COUNT) /* DMA Channel 10 Y Count Register */
853#define bfin_read_DMA10_Y_COUNT() bfin_read16(DMA10_Y_COUNT)
854#define bfin_write_DMA10_Y_COUNT(val) bfin_write16(DMA10_Y_COUNT, val)
855#define pDMA10_Y_MODIFY ((uint16_t volatile *)DMA10_Y_MODIFY) /* DMA Channel 10 Y Modify Register */
856#define bfin_read_DMA10_Y_MODIFY() bfin_read16(DMA10_Y_MODIFY)
857#define bfin_write_DMA10_Y_MODIFY(val) bfin_write16(DMA10_Y_MODIFY, val)
858#define pDMA10_CURR_DESC_PTR ((void * volatile *)DMA10_CURR_DESC_PTR) /* DMA Channel 10 Current Descriptor Pointer Register */
859#define bfin_read_DMA10_CURR_DESC_PTR() bfin_readPTR(DMA10_CURR_DESC_PTR)
860#define bfin_write_DMA10_CURR_DESC_PTR(val) bfin_writePTR(DMA10_CURR_DESC_PTR, val)
861#define pDMA10_CURR_ADDR ((void * volatile *)DMA10_CURR_ADDR) /* DMA Channel 10 Current Address Register */
862#define bfin_read_DMA10_CURR_ADDR() bfin_readPTR(DMA10_CURR_ADDR)
863#define bfin_write_DMA10_CURR_ADDR(val) bfin_writePTR(DMA10_CURR_ADDR, val)
864#define pDMA10_IRQ_STATUS ((uint16_t volatile *)DMA10_IRQ_STATUS) /* DMA Channel 10 Interrupt/Status Register */
865#define bfin_read_DMA10_IRQ_STATUS() bfin_read16(DMA10_IRQ_STATUS)
866#define bfin_write_DMA10_IRQ_STATUS(val) bfin_write16(DMA10_IRQ_STATUS, val)
867#define pDMA10_PERIPHERAL_MAP ((uint16_t volatile *)DMA10_PERIPHERAL_MAP) /* DMA Channel 10 Peripheral Map Register */
868#define bfin_read_DMA10_PERIPHERAL_MAP() bfin_read16(DMA10_PERIPHERAL_MAP)
869#define bfin_write_DMA10_PERIPHERAL_MAP(val) bfin_write16(DMA10_PERIPHERAL_MAP, val)
870#define pDMA10_CURR_X_COUNT ((uint16_t volatile *)DMA10_CURR_X_COUNT) /* DMA Channel 10 Current X Count Register */
871#define bfin_read_DMA10_CURR_X_COUNT() bfin_read16(DMA10_CURR_X_COUNT)
872#define bfin_write_DMA10_CURR_X_COUNT(val) bfin_write16(DMA10_CURR_X_COUNT, val)
873#define pDMA10_CURR_Y_COUNT ((uint16_t volatile *)DMA10_CURR_Y_COUNT) /* DMA Channel 10 Current Y Count Register */
874#define bfin_read_DMA10_CURR_Y_COUNT() bfin_read16(DMA10_CURR_Y_COUNT)
875#define bfin_write_DMA10_CURR_Y_COUNT(val) bfin_write16(DMA10_CURR_Y_COUNT, val)
876#define pDMA11_NEXT_DESC_PTR ((void * volatile *)DMA11_NEXT_DESC_PTR) /* DMA Channel 11 Next Descriptor Pointer Register */
877#define bfin_read_DMA11_NEXT_DESC_PTR() bfin_readPTR(DMA11_NEXT_DESC_PTR)
878#define bfin_write_DMA11_NEXT_DESC_PTR(val) bfin_writePTR(DMA11_NEXT_DESC_PTR, val)
879#define pDMA11_START_ADDR ((void * volatile *)DMA11_START_ADDR) /* DMA Channel 11 Start Address Register */
880#define bfin_read_DMA11_START_ADDR() bfin_readPTR(DMA11_START_ADDR)
881#define bfin_write_DMA11_START_ADDR(val) bfin_writePTR(DMA11_START_ADDR, val)
882#define pDMA11_CONFIG ((uint16_t volatile *)DMA11_CONFIG) /* DMA Channel 11 Configuration Register */
883#define bfin_read_DMA11_CONFIG() bfin_read16(DMA11_CONFIG)
884#define bfin_write_DMA11_CONFIG(val) bfin_write16(DMA11_CONFIG, val)
885#define pDMA11_X_COUNT ((uint16_t volatile *)DMA11_X_COUNT) /* DMA Channel 11 X Count Register */
886#define bfin_read_DMA11_X_COUNT() bfin_read16(DMA11_X_COUNT)
887#define bfin_write_DMA11_X_COUNT(val) bfin_write16(DMA11_X_COUNT, val)
888#define pDMA11_X_MODIFY ((uint16_t volatile *)DMA11_X_MODIFY) /* DMA Channel 11 X Modify Register */
889#define bfin_read_DMA11_X_MODIFY() bfin_read16(DMA11_X_MODIFY)
890#define bfin_write_DMA11_X_MODIFY(val) bfin_write16(DMA11_X_MODIFY, val)
891#define pDMA11_Y_COUNT ((uint16_t volatile *)DMA11_Y_COUNT) /* DMA Channel 11 Y Count Register */
892#define bfin_read_DMA11_Y_COUNT() bfin_read16(DMA11_Y_COUNT)
893#define bfin_write_DMA11_Y_COUNT(val) bfin_write16(DMA11_Y_COUNT, val)
894#define pDMA11_Y_MODIFY ((uint16_t volatile *)DMA11_Y_MODIFY) /* DMA Channel 11 Y Modify Register */
895#define bfin_read_DMA11_Y_MODIFY() bfin_read16(DMA11_Y_MODIFY)
896#define bfin_write_DMA11_Y_MODIFY(val) bfin_write16(DMA11_Y_MODIFY, val)
897#define pDMA11_CURR_DESC_PTR ((void * volatile *)DMA11_CURR_DESC_PTR) /* DMA Channel 11 Current Descriptor Pointer Register */
898#define bfin_read_DMA11_CURR_DESC_PTR() bfin_readPTR(DMA11_CURR_DESC_PTR)
899#define bfin_write_DMA11_CURR_DESC_PTR(val) bfin_writePTR(DMA11_CURR_DESC_PTR, val)
900#define pDMA11_CURR_ADDR ((void * volatile *)DMA11_CURR_ADDR) /* DMA Channel 11 Current Address Register */
901#define bfin_read_DMA11_CURR_ADDR() bfin_readPTR(DMA11_CURR_ADDR)
902#define bfin_write_DMA11_CURR_ADDR(val) bfin_writePTR(DMA11_CURR_ADDR, val)
903#define pDMA11_IRQ_STATUS ((uint16_t volatile *)DMA11_IRQ_STATUS) /* DMA Channel 11 Interrupt/Status Register */
904#define bfin_read_DMA11_IRQ_STATUS() bfin_read16(DMA11_IRQ_STATUS)
905#define bfin_write_DMA11_IRQ_STATUS(val) bfin_write16(DMA11_IRQ_STATUS, val)
906#define pDMA11_PERIPHERAL_MAP ((uint16_t volatile *)DMA11_PERIPHERAL_MAP) /* DMA Channel 11 Peripheral Map Register */
907#define bfin_read_DMA11_PERIPHERAL_MAP() bfin_read16(DMA11_PERIPHERAL_MAP)
908#define bfin_write_DMA11_PERIPHERAL_MAP(val) bfin_write16(DMA11_PERIPHERAL_MAP, val)
909#define pDMA11_CURR_X_COUNT ((uint16_t volatile *)DMA11_CURR_X_COUNT) /* DMA Channel 11 Current X Count Register */
910#define bfin_read_DMA11_CURR_X_COUNT() bfin_read16(DMA11_CURR_X_COUNT)
911#define bfin_write_DMA11_CURR_X_COUNT(val) bfin_write16(DMA11_CURR_X_COUNT, val)
912#define pDMA11_CURR_Y_COUNT ((uint16_t volatile *)DMA11_CURR_Y_COUNT) /* DMA Channel 11 Current Y Count Register */
913#define bfin_read_DMA11_CURR_Y_COUNT() bfin_read16(DMA11_CURR_Y_COUNT)
914#define bfin_write_DMA11_CURR_Y_COUNT(val) bfin_write16(DMA11_CURR_Y_COUNT, val)
915#define pMDMA_S0_NEXT_DESC_PTR ((void * volatile *)MDMA_S0_NEXT_DESC_PTR) /* MemDMA Stream 0 Source Next Descriptor Pointer Register */
916#define bfin_read_MDMA_S0_NEXT_DESC_PTR() bfin_readPTR(MDMA_S0_NEXT_DESC_PTR)
917#define bfin_write_MDMA_S0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S0_NEXT_DESC_PTR, val)
918#define pMDMA_S0_START_ADDR ((void * volatile *)MDMA_S0_START_ADDR) /* MemDMA Stream 0 Source Start Address Register */
919#define bfin_read_MDMA_S0_START_ADDR() bfin_readPTR(MDMA_S0_START_ADDR)
920#define bfin_write_MDMA_S0_START_ADDR(val) bfin_writePTR(MDMA_S0_START_ADDR, val)
921#define pMDMA_S0_CONFIG ((uint16_t volatile *)MDMA_S0_CONFIG) /* MemDMA Stream 0 Source Configuration Register */
922#define bfin_read_MDMA_S0_CONFIG() bfin_read16(MDMA_S0_CONFIG)
923#define bfin_write_MDMA_S0_CONFIG(val) bfin_write16(MDMA_S0_CONFIG, val)
924#define pMDMA_S0_X_COUNT ((uint16_t volatile *)MDMA_S0_X_COUNT) /* MemDMA Stream 0 Source X Count Register */
925#define bfin_read_MDMA_S0_X_COUNT() bfin_read16(MDMA_S0_X_COUNT)
926#define bfin_write_MDMA_S0_X_COUNT(val) bfin_write16(MDMA_S0_X_COUNT, val)
927#define pMDMA_S0_X_MODIFY ((uint16_t volatile *)MDMA_S0_X_MODIFY) /* MemDMA Stream 0 Source X Modify Register */
928#define bfin_read_MDMA_S0_X_MODIFY() bfin_read16(MDMA_S0_X_MODIFY)
929#define bfin_write_MDMA_S0_X_MODIFY(val) bfin_write16(MDMA_S0_X_MODIFY, val)
930#define pMDMA_S0_Y_COUNT ((uint16_t volatile *)MDMA_S0_Y_COUNT) /* MemDMA Stream 0 Source Y Count Register */
931#define bfin_read_MDMA_S0_Y_COUNT() bfin_read16(MDMA_S0_Y_COUNT)
932#define bfin_write_MDMA_S0_Y_COUNT(val) bfin_write16(MDMA_S0_Y_COUNT, val)
933#define pMDMA_S0_Y_MODIFY ((uint16_t volatile *)MDMA_S0_Y_MODIFY) /* MemDMA Stream 0 Source Y Modify Register */
934#define bfin_read_MDMA_S0_Y_MODIFY() bfin_read16(MDMA_S0_Y_MODIFY)
935#define bfin_write_MDMA_S0_Y_MODIFY(val) bfin_write16(MDMA_S0_Y_MODIFY, val)
936#define pMDMA_S0_CURR_DESC_PTR ((void * volatile *)MDMA_S0_CURR_DESC_PTR) /* MemDMA Stream 0 Source Current Descriptor Pointer Register */
937#define bfin_read_MDMA_S0_CURR_DESC_PTR() bfin_readPTR(MDMA_S0_CURR_DESC_PTR)
938#define bfin_write_MDMA_S0_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S0_CURR_DESC_PTR, val)
939#define pMDMA_S0_CURR_ADDR ((void * volatile *)MDMA_S0_CURR_ADDR) /* MemDMA Stream 0 Source Current Address Register */
940#define bfin_read_MDMA_S0_CURR_ADDR() bfin_readPTR(MDMA_S0_CURR_ADDR)
941#define bfin_write_MDMA_S0_CURR_ADDR(val) bfin_writePTR(MDMA_S0_CURR_ADDR, val)
942#define pMDMA_S0_IRQ_STATUS ((uint16_t volatile *)MDMA_S0_IRQ_STATUS) /* MemDMA Stream 0 Source Interrupt/Status Register */
943#define bfin_read_MDMA_S0_IRQ_STATUS() bfin_read16(MDMA_S0_IRQ_STATUS)
944#define bfin_write_MDMA_S0_IRQ_STATUS(val) bfin_write16(MDMA_S0_IRQ_STATUS, val)
945#define pMDMA_S0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S0_PERIPHERAL_MAP) /* MemDMA Stream 0 Source Peripheral Map Register */
946#define bfin_read_MDMA_S0_PERIPHERAL_MAP() bfin_read16(MDMA_S0_PERIPHERAL_MAP)
947#define bfin_write_MDMA_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA_S0_PERIPHERAL_MAP, val)
948#define pMDMA_S0_CURR_X_COUNT ((uint16_t volatile *)MDMA_S0_CURR_X_COUNT) /* MemDMA Stream 0 Source Current X Count Register */
949#define bfin_read_MDMA_S0_CURR_X_COUNT() bfin_read16(MDMA_S0_CURR_X_COUNT)
950#define bfin_write_MDMA_S0_CURR_X_COUNT(val) bfin_write16(MDMA_S0_CURR_X_COUNT, val)
951#define pMDMA_S0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S0_CURR_Y_COUNT) /* MemDMA Stream 0 Source Current Y Count Register */
952#define bfin_read_MDMA_S0_CURR_Y_COUNT() bfin_read16(MDMA_S0_CURR_Y_COUNT)
953#define bfin_write_MDMA_S0_CURR_Y_COUNT(val) bfin_write16(MDMA_S0_CURR_Y_COUNT, val)
954#define pMDMA_D0_NEXT_DESC_PTR ((void * volatile *)MDMA_D0_NEXT_DESC_PTR) /* MemDMA Stream 0 Destination Next Descriptor Pointer Register */
955#define bfin_read_MDMA_D0_NEXT_DESC_PTR() bfin_readPTR(MDMA_D0_NEXT_DESC_PTR)
956#define bfin_write_MDMA_D0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D0_NEXT_DESC_PTR, val)
957#define pMDMA_D0_START_ADDR ((void * volatile *)MDMA_D0_START_ADDR) /* MemDMA Stream 0 Destination Start Address Register */
958#define bfin_read_MDMA_D0_START_ADDR() bfin_readPTR(MDMA_D0_START_ADDR)
959#define bfin_write_MDMA_D0_START_ADDR(val) bfin_writePTR(MDMA_D0_START_ADDR, val)
960#define pMDMA_D0_CONFIG ((uint16_t volatile *)MDMA_D0_CONFIG) /* MemDMA Stream 0 Destination Configuration Register */
961#define bfin_read_MDMA_D0_CONFIG() bfin_read16(MDMA_D0_CONFIG)
962#define bfin_write_MDMA_D0_CONFIG(val) bfin_write16(MDMA_D0_CONFIG, val)
963#define pMDMA_D0_X_COUNT ((uint16_t volatile *)MDMA_D0_X_COUNT) /* MemDMA Stream 0 Destination X Count Register */
964#define bfin_read_MDMA_D0_X_COUNT() bfin_read16(MDMA_D0_X_COUNT)
965#define bfin_write_MDMA_D0_X_COUNT(val) bfin_write16(MDMA_D0_X_COUNT, val)
966#define pMDMA_D0_X_MODIFY ((uint16_t volatile *)MDMA_D0_X_MODIFY) /* MemDMA Stream 0 Destination X Modify Register */
967#define bfin_read_MDMA_D0_X_MODIFY() bfin_read16(MDMA_D0_X_MODIFY)
968#define bfin_write_MDMA_D0_X_MODIFY(val) bfin_write16(MDMA_D0_X_MODIFY, val)
969#define pMDMA_D0_Y_COUNT ((uint16_t volatile *)MDMA_D0_Y_COUNT) /* MemDMA Stream 0 Destination Y Count Register */
970#define bfin_read_MDMA_D0_Y_COUNT() bfin_read16(MDMA_D0_Y_COUNT)
971#define bfin_write_MDMA_D0_Y_COUNT(val) bfin_write16(MDMA_D0_Y_COUNT, val)
972#define pMDMA_D0_Y_MODIFY ((uint16_t volatile *)MDMA_D0_Y_MODIFY) /* MemDMA Stream 0 Destination Y Modify Register */
973#define bfin_read_MDMA_D0_Y_MODIFY() bfin_read16(MDMA_D0_Y_MODIFY)
974#define bfin_write_MDMA_D0_Y_MODIFY(val) bfin_write16(MDMA_D0_Y_MODIFY, val)
975#define pMDMA_D0_CURR_DESC_PTR ((void * volatile *)MDMA_D0_CURR_DESC_PTR) /* MemDMA Stream 0 Destination Current Descriptor Pointer Register */
976#define bfin_read_MDMA_D0_CURR_DESC_PTR() bfin_readPTR(MDMA_D0_CURR_DESC_PTR)
977#define bfin_write_MDMA_D0_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D0_CURR_DESC_PTR, val)
978#define pMDMA_D0_CURR_ADDR ((void * volatile *)MDMA_D0_CURR_ADDR) /* MemDMA Stream 0 Destination Current Address Register */
979#define bfin_read_MDMA_D0_CURR_ADDR() bfin_readPTR(MDMA_D0_CURR_ADDR)
980#define bfin_write_MDMA_D0_CURR_ADDR(val) bfin_writePTR(MDMA_D0_CURR_ADDR, val)
981#define pMDMA_D0_IRQ_STATUS ((uint16_t volatile *)MDMA_D0_IRQ_STATUS) /* MemDMA Stream 0 Destination Interrupt/Status Register */
982#define bfin_read_MDMA_D0_IRQ_STATUS() bfin_read16(MDMA_D0_IRQ_STATUS)
983#define bfin_write_MDMA_D0_IRQ_STATUS(val) bfin_write16(MDMA_D0_IRQ_STATUS, val)
984#define pMDMA_D0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D0_PERIPHERAL_MAP) /* MemDMA Stream 0 Destination Peripheral Map Register */
985#define bfin_read_MDMA_D0_PERIPHERAL_MAP() bfin_read16(MDMA_D0_PERIPHERAL_MAP)
986#define bfin_write_MDMA_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA_D0_PERIPHERAL_MAP, val)
987#define pMDMA_D0_CURR_X_COUNT ((uint16_t volatile *)MDMA_D0_CURR_X_COUNT) /* MemDMA Stream 0 Destination Current X Count Register */
988#define bfin_read_MDMA_D0_CURR_X_COUNT() bfin_read16(MDMA_D0_CURR_X_COUNT)
989#define bfin_write_MDMA_D0_CURR_X_COUNT(val) bfin_write16(MDMA_D0_CURR_X_COUNT, val)
990#define pMDMA_D0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D0_CURR_Y_COUNT) /* MemDMA Stream 0 Destination Current Y Count Register */
991#define bfin_read_MDMA_D0_CURR_Y_COUNT() bfin_read16(MDMA_D0_CURR_Y_COUNT)
992#define bfin_write_MDMA_D0_CURR_Y_COUNT(val) bfin_write16(MDMA_D0_CURR_Y_COUNT, val)
993#define pMDMA_S1_NEXT_DESC_PTR ((void * volatile *)MDMA_S1_NEXT_DESC_PTR) /* MemDMA Stream 1 Source Next Descriptor Pointer Register */
994#define bfin_read_MDMA_S1_NEXT_DESC_PTR() bfin_readPTR(MDMA_S1_NEXT_DESC_PTR)
995#define bfin_write_MDMA_S1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S1_NEXT_DESC_PTR, val)
996#define pMDMA_S1_START_ADDR ((void * volatile *)MDMA_S1_START_ADDR) /* MemDMA Stream 1 Source Start Address Register */
997#define bfin_read_MDMA_S1_START_ADDR() bfin_readPTR(MDMA_S1_START_ADDR)
998#define bfin_write_MDMA_S1_START_ADDR(val) bfin_writePTR(MDMA_S1_START_ADDR, val)
999#define pMDMA_S1_CONFIG ((uint16_t volatile *)MDMA_S1_CONFIG) /* MemDMA Stream 1 Source Configuration Register */
1000#define bfin_read_MDMA_S1_CONFIG() bfin_read16(MDMA_S1_CONFIG)
1001#define bfin_write_MDMA_S1_CONFIG(val) bfin_write16(MDMA_S1_CONFIG, val)
1002#define pMDMA_S1_X_COUNT ((uint16_t volatile *)MDMA_S1_X_COUNT) /* MemDMA Stream 1 Source X Count Register */
1003#define bfin_read_MDMA_S1_X_COUNT() bfin_read16(MDMA_S1_X_COUNT)
1004#define bfin_write_MDMA_S1_X_COUNT(val) bfin_write16(MDMA_S1_X_COUNT, val)
1005#define pMDMA_S1_X_MODIFY ((uint16_t volatile *)MDMA_S1_X_MODIFY) /* MemDMA Stream 1 Source X Modify Register */
1006#define bfin_read_MDMA_S1_X_MODIFY() bfin_read16(MDMA_S1_X_MODIFY)
1007#define bfin_write_MDMA_S1_X_MODIFY(val) bfin_write16(MDMA_S1_X_MODIFY, val)
1008#define pMDMA_S1_Y_COUNT ((uint16_t volatile *)MDMA_S1_Y_COUNT) /* MemDMA Stream 1 Source Y Count Register */
1009#define bfin_read_MDMA_S1_Y_COUNT() bfin_read16(MDMA_S1_Y_COUNT)
1010#define bfin_write_MDMA_S1_Y_COUNT(val) bfin_write16(MDMA_S1_Y_COUNT, val)
1011#define pMDMA_S1_Y_MODIFY ((uint16_t volatile *)MDMA_S1_Y_MODIFY) /* MemDMA Stream 1 Source Y Modify Register */
1012#define bfin_read_MDMA_S1_Y_MODIFY() bfin_read16(MDMA_S1_Y_MODIFY)
1013#define bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write16(MDMA_S1_Y_MODIFY, val)
1014#define pMDMA_S1_CURR_DESC_PTR ((void * volatile *)MDMA_S1_CURR_DESC_PTR) /* MemDMA Stream 1 Source Current Descriptor Pointer Register */
1015#define bfin_read_MDMA_S1_CURR_DESC_PTR() bfin_readPTR(MDMA_S1_CURR_DESC_PTR)
1016#define bfin_write_MDMA_S1_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S1_CURR_DESC_PTR, val)
1017#define pMDMA_S1_CURR_ADDR ((void * volatile *)MDMA_S1_CURR_ADDR) /* MemDMA Stream 1 Source Current Address Register */
1018#define bfin_read_MDMA_S1_CURR_ADDR() bfin_readPTR(MDMA_S1_CURR_ADDR)
1019#define bfin_write_MDMA_S1_CURR_ADDR(val) bfin_writePTR(MDMA_S1_CURR_ADDR, val)
1020#define pMDMA_S1_IRQ_STATUS ((uint16_t volatile *)MDMA_S1_IRQ_STATUS) /* MemDMA Stream 1 Source Interrupt/Status Register */
1021#define bfin_read_MDMA_S1_IRQ_STATUS() bfin_read16(MDMA_S1_IRQ_STATUS)
1022#define bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write16(MDMA_S1_IRQ_STATUS, val)
1023#define pMDMA_S1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S1_PERIPHERAL_MAP) /* MemDMA Stream 1 Source Peripheral Map Register */
1024#define bfin_read_MDMA_S1_PERIPHERAL_MAP() bfin_read16(MDMA_S1_PERIPHERAL_MAP)
1025#define bfin_write_MDMA_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA_S1_PERIPHERAL_MAP, val)
1026#define pMDMA_S1_CURR_X_COUNT ((uint16_t volatile *)MDMA_S1_CURR_X_COUNT) /* MemDMA Stream 1 Source Current X Count Register */
1027#define bfin_read_MDMA_S1_CURR_X_COUNT() bfin_read16(MDMA_S1_CURR_X_COUNT)
1028#define bfin_write_MDMA_S1_CURR_X_COUNT(val) bfin_write16(MDMA_S1_CURR_X_COUNT, val)
1029#define pMDMA_S1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S1_CURR_Y_COUNT) /* MemDMA Stream 1 Source Current Y Count Register */
1030#define bfin_read_MDMA_S1_CURR_Y_COUNT() bfin_read16(MDMA_S1_CURR_Y_COUNT)
1031#define bfin_write_MDMA_S1_CURR_Y_COUNT(val) bfin_write16(MDMA_S1_CURR_Y_COUNT, val)
1032#define pMDMA_D1_NEXT_DESC_PTR ((void * volatile *)MDMA_D1_NEXT_DESC_PTR) /* MemDMA Stream 1 Destination Next Descriptor Pointer Register */
1033#define bfin_read_MDMA_D1_NEXT_DESC_PTR() bfin_readPTR(MDMA_D1_NEXT_DESC_PTR)
1034#define bfin_write_MDMA_D1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D1_NEXT_DESC_PTR, val)
1035#define pMDMA_D1_START_ADDR ((void * volatile *)MDMA_D1_START_ADDR) /* MemDMA Stream 1 Destination Start Address Register */
1036#define bfin_read_MDMA_D1_START_ADDR() bfin_readPTR(MDMA_D1_START_ADDR)
1037#define bfin_write_MDMA_D1_START_ADDR(val) bfin_writePTR(MDMA_D1_START_ADDR, val)
1038#define pMDMA_D1_CONFIG ((uint16_t volatile *)MDMA_D1_CONFIG) /* MemDMA Stream 1 Destination Configuration Register */
1039#define bfin_read_MDMA_D1_CONFIG() bfin_read16(MDMA_D1_CONFIG)
1040#define bfin_write_MDMA_D1_CONFIG(val) bfin_write16(MDMA_D1_CONFIG, val)
1041#define pMDMA_D1_X_COUNT ((uint16_t volatile *)MDMA_D1_X_COUNT) /* MemDMA Stream 1 Destination X Count Register */
1042#define bfin_read_MDMA_D1_X_COUNT() bfin_read16(MDMA_D1_X_COUNT)
1043#define bfin_write_MDMA_D1_X_COUNT(val) bfin_write16(MDMA_D1_X_COUNT, val)
1044#define pMDMA_D1_X_MODIFY ((uint16_t volatile *)MDMA_D1_X_MODIFY) /* MemDMA Stream 1 Destination X Modify Register */
1045#define bfin_read_MDMA_D1_X_MODIFY() bfin_read16(MDMA_D1_X_MODIFY)
1046#define bfin_write_MDMA_D1_X_MODIFY(val) bfin_write16(MDMA_D1_X_MODIFY, val)
1047#define pMDMA_D1_Y_COUNT ((uint16_t volatile *)MDMA_D1_Y_COUNT) /* MemDMA Stream 1 Destination Y Count Register */
1048#define bfin_read_MDMA_D1_Y_COUNT() bfin_read16(MDMA_D1_Y_COUNT)
1049#define bfin_write_MDMA_D1_Y_COUNT(val) bfin_write16(MDMA_D1_Y_COUNT, val)
1050#define pMDMA_D1_Y_MODIFY ((uint16_t volatile *)MDMA_D1_Y_MODIFY) /* MemDMA Stream 1 Destination Y Modify Register */
1051#define bfin_read_MDMA_D1_Y_MODIFY() bfin_read16(MDMA_D1_Y_MODIFY)
1052#define bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write16(MDMA_D1_Y_MODIFY, val)
1053#define pMDMA_D1_CURR_DESC_PTR ((void * volatile *)MDMA_D1_CURR_DESC_PTR) /* MemDMA Stream 1 Destination Current Descriptor Pointer Register */
1054#define bfin_read_MDMA_D1_CURR_DESC_PTR() bfin_readPTR(MDMA_D1_CURR_DESC_PTR)
1055#define bfin_write_MDMA_D1_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D1_CURR_DESC_PTR, val)
1056#define pMDMA_D1_CURR_ADDR ((void * volatile *)MDMA_D1_CURR_ADDR) /* MemDMA Stream 1 Destination Current Address Register */
1057#define bfin_read_MDMA_D1_CURR_ADDR() bfin_readPTR(MDMA_D1_CURR_ADDR)
1058#define bfin_write_MDMA_D1_CURR_ADDR(val) bfin_writePTR(MDMA_D1_CURR_ADDR, val)
1059#define pMDMA_D1_IRQ_STATUS ((uint16_t volatile *)MDMA_D1_IRQ_STATUS) /* MemDMA Stream 1 Destination Interrupt/Status Register */
1060#define bfin_read_MDMA_D1_IRQ_STATUS() bfin_read16(MDMA_D1_IRQ_STATUS)
1061#define bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write16(MDMA_D1_IRQ_STATUS, val)
1062#define pMDMA_D1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D1_PERIPHERAL_MAP) /* MemDMA Stream 1 Destination Peripheral Map Register */
1063#define bfin_read_MDMA_D1_PERIPHERAL_MAP() bfin_read16(MDMA_D1_PERIPHERAL_MAP)
1064#define bfin_write_MDMA_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA_D1_PERIPHERAL_MAP, val)
1065#define pMDMA_D1_CURR_X_COUNT ((uint16_t volatile *)MDMA_D1_CURR_X_COUNT) /* MemDMA Stream 1 Destination Current X Count Register */
1066#define bfin_read_MDMA_D1_CURR_X_COUNT() bfin_read16(MDMA_D1_CURR_X_COUNT)
1067#define bfin_write_MDMA_D1_CURR_X_COUNT(val) bfin_write16(MDMA_D1_CURR_X_COUNT, val)
1068#define pMDMA_D1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D1_CURR_Y_COUNT) /* MemDMA Stream 1 Destination Current Y Count Register */
1069#define bfin_read_MDMA_D1_CURR_Y_COUNT() bfin_read16(MDMA_D1_CURR_Y_COUNT)
1070#define bfin_write_MDMA_D1_CURR_Y_COUNT(val) bfin_write16(MDMA_D1_CURR_Y_COUNT, val)
1071#define pPPI_CONTROL ((uint16_t volatile *)PPI_CONTROL) /* PPI Control Register */
1072#define bfin_read_PPI_CONTROL() bfin_read16(PPI_CONTROL)
1073#define bfin_write_PPI_CONTROL(val) bfin_write16(PPI_CONTROL, val)
1074#define pPPI_STATUS ((uint16_t volatile *)PPI_STATUS) /* PPI Status Register */
1075#define bfin_read_PPI_STATUS() bfin_read16(PPI_STATUS)
1076#define bfin_write_PPI_STATUS(val) bfin_write16(PPI_STATUS, val)
1077#define pPPI_COUNT ((uint16_t volatile *)PPI_COUNT) /* PPI Transfer Count Register */
1078#define bfin_read_PPI_COUNT() bfin_read16(PPI_COUNT)
1079#define bfin_write_PPI_COUNT(val) bfin_write16(PPI_COUNT, val)
1080#define pPPI_DELAY ((uint16_t volatile *)PPI_DELAY) /* PPI Delay Count Register */
1081#define bfin_read_PPI_DELAY() bfin_read16(PPI_DELAY)
1082#define bfin_write_PPI_DELAY(val) bfin_write16(PPI_DELAY, val)
1083#define pPPI_FRAME ((uint16_t volatile *)PPI_FRAME) /* PPI Frame Length Register */
1084#define bfin_read_PPI_FRAME() bfin_read16(PPI_FRAME)
1085#define bfin_write_PPI_FRAME(val) bfin_write16(PPI_FRAME, val)
1086#define pTWI_CLKDIV ((uint16_t volatile *)TWI_CLKDIV) /* Serial Clock Divider Register */
1087#define bfin_read_TWI_CLKDIV() bfin_read16(TWI_CLKDIV)
1088#define bfin_write_TWI_CLKDIV(val) bfin_write16(TWI_CLKDIV, val)
1089#define pTWI_CONTROL ((uint16_t volatile *)TWI_CONTROL) /* TWI Control Register */
1090#define bfin_read_TWI_CONTROL() bfin_read16(TWI_CONTROL)
1091#define bfin_write_TWI_CONTROL(val) bfin_write16(TWI_CONTROL, val)
1092#define pTWI_SLAVE_CTL ((uint16_t volatile *)TWI_SLAVE_CTL) /* Slave Mode Control Register */
1093#define bfin_read_TWI_SLAVE_CTL() bfin_read16(TWI_SLAVE_CTL)
1094#define bfin_write_TWI_SLAVE_CTL(val) bfin_write16(TWI_SLAVE_CTL, val)
1095#define pTWI_SLAVE_STAT ((uint16_t volatile *)TWI_SLAVE_STAT) /* Slave Mode Status Register */
1096#define bfin_read_TWI_SLAVE_STAT() bfin_read16(TWI_SLAVE_STAT)
1097#define bfin_write_TWI_SLAVE_STAT(val) bfin_write16(TWI_SLAVE_STAT, val)
1098#define pTWI_SLAVE_ADDR ((uint16_t volatile *)TWI_SLAVE_ADDR) /* Slave Mode Address Register */
1099#define bfin_read_TWI_SLAVE_ADDR() bfin_read16(TWI_SLAVE_ADDR)
1100#define bfin_write_TWI_SLAVE_ADDR(val) bfin_write16(TWI_SLAVE_ADDR, val)
1101#define pTWI_MASTER_CTL ((uint16_t volatile *)TWI_MASTER_CTL) /* Master Mode Control Register */
1102#define bfin_read_TWI_MASTER_CTL() bfin_read16(TWI_MASTER_CTL)
1103#define bfin_write_TWI_MASTER_CTL(val) bfin_write16(TWI_MASTER_CTL, val)
1104#define pTWI_MASTER_STAT ((uint16_t volatile *)TWI_MASTER_STAT) /* Master Mode Status Register */
1105#define bfin_read_TWI_MASTER_STAT() bfin_read16(TWI_MASTER_STAT)
1106#define bfin_write_TWI_MASTER_STAT(val) bfin_write16(TWI_MASTER_STAT, val)
1107#define pTWI_MASTER_ADDR ((uint16_t volatile *)TWI_MASTER_ADDR) /* Master Mode Address Register */
1108#define bfin_read_TWI_MASTER_ADDR() bfin_read16(TWI_MASTER_ADDR)
1109#define bfin_write_TWI_MASTER_ADDR(val) bfin_write16(TWI_MASTER_ADDR, val)
1110#define pTWI_INT_STAT ((uint16_t volatile *)TWI_INT_STAT) /* TWI Interrupt Status Register */
1111#define bfin_read_TWI_INT_STAT() bfin_read16(TWI_INT_STAT)
1112#define bfin_write_TWI_INT_STAT(val) bfin_write16(TWI_INT_STAT, val)
1113#define pTWI_INT_MASK ((uint16_t volatile *)TWI_INT_MASK) /* TWI Master Interrupt Mask Register */
1114#define bfin_read_TWI_INT_MASK() bfin_read16(TWI_INT_MASK)
1115#define bfin_write_TWI_INT_MASK(val) bfin_write16(TWI_INT_MASK, val)
1116#define pTWI_FIFO_CTL ((uint16_t volatile *)TWI_FIFO_CTL) /* FIFO Control Register */
1117#define bfin_read_TWI_FIFO_CTL() bfin_read16(TWI_FIFO_CTL)
1118#define bfin_write_TWI_FIFO_CTL(val) bfin_write16(TWI_FIFO_CTL, val)
1119#define pTWI_FIFO_STAT ((uint16_t volatile *)TWI_FIFO_STAT) /* FIFO Status Register */
1120#define bfin_read_TWI_FIFO_STAT() bfin_read16(TWI_FIFO_STAT)
1121#define bfin_write_TWI_FIFO_STAT(val) bfin_write16(TWI_FIFO_STAT, val)
1122#define pTWI_XMT_DATA8 ((uint16_t volatile *)TWI_XMT_DATA8) /* FIFO Transmit Data Single Byte Register */
1123#define bfin_read_TWI_XMT_DATA8() bfin_read16(TWI_XMT_DATA8)
1124#define bfin_write_TWI_XMT_DATA8(val) bfin_write16(TWI_XMT_DATA8, val)
1125#define pTWI_XMT_DATA16 ((uint16_t volatile *)TWI_XMT_DATA16) /* FIFO Transmit Data Double Byte Register */
1126#define bfin_read_TWI_XMT_DATA16() bfin_read16(TWI_XMT_DATA16)
1127#define bfin_write_TWI_XMT_DATA16(val) bfin_write16(TWI_XMT_DATA16, val)
1128#define pTWI_RCV_DATA8 ((uint16_t volatile *)TWI_RCV_DATA8) /* FIFO Receive Data Single Byte Register */
1129#define bfin_read_TWI_RCV_DATA8() bfin_read16(TWI_RCV_DATA8)
1130#define bfin_write_TWI_RCV_DATA8(val) bfin_write16(TWI_RCV_DATA8, val)
1131#define pTWI_RCV_DATA16 ((uint16_t volatile *)TWI_RCV_DATA16) /* FIFO Receive Data Double Byte Register */
1132#define bfin_read_TWI_RCV_DATA16() bfin_read16(TWI_RCV_DATA16)
1133#define bfin_write_TWI_RCV_DATA16(val) bfin_write16(TWI_RCV_DATA16, val)
1134#define pPORTGIO ((uint16_t volatile *)PORTGIO) /* Port G I/O Pin State Specify Register */
1135#define bfin_read_PORTGIO() bfin_read16(PORTGIO)
1136#define bfin_write_PORTGIO(val) bfin_write16(PORTGIO, val)
1137#define pPORTGIO_CLEAR ((uint16_t volatile *)PORTGIO_CLEAR) /* Port G I/O Peripheral Interrupt Clear Register */
1138#define bfin_read_PORTGIO_CLEAR() bfin_read16(PORTGIO_CLEAR)
1139#define bfin_write_PORTGIO_CLEAR(val) bfin_write16(PORTGIO_CLEAR, val)
1140#define pPORTGIO_SET ((uint16_t volatile *)PORTGIO_SET) /* Port G I/O Peripheral Interrupt Set Register */
1141#define bfin_read_PORTGIO_SET() bfin_read16(PORTGIO_SET)
1142#define bfin_write_PORTGIO_SET(val) bfin_write16(PORTGIO_SET, val)
1143#define pPORTGIO_TOGGLE ((uint16_t volatile *)PORTGIO_TOGGLE) /* Port G I/O Pin State Toggle Register */
1144#define bfin_read_PORTGIO_TOGGLE() bfin_read16(PORTGIO_TOGGLE)
1145#define bfin_write_PORTGIO_TOGGLE(val) bfin_write16(PORTGIO_TOGGLE, val)
1146#define pPORTGIO_MASKA ((uint16_t volatile *)PORTGIO_MASKA) /* Port G I/O Mask State Specify Interrupt A Register */
1147#define bfin_read_PORTGIO_MASKA() bfin_read16(PORTGIO_MASKA)
1148#define bfin_write_PORTGIO_MASKA(val) bfin_write16(PORTGIO_MASKA, val)
1149#define pPORTGIO_MASKA_CLEAR ((uint16_t volatile *)PORTGIO_MASKA_CLEAR) /* Port G I/O Mask Disable Interrupt A Register */
1150#define bfin_read_PORTGIO_MASKA_CLEAR() bfin_read16(PORTGIO_MASKA_CLEAR)
1151#define bfin_write_PORTGIO_MASKA_CLEAR(val) bfin_write16(PORTGIO_MASKA_CLEAR, val)
1152#define pPORTGIO_MASKA_SET ((uint16_t volatile *)PORTGIO_MASKA_SET) /* Port G I/O Mask Enable Interrupt A Register */
1153#define bfin_read_PORTGIO_MASKA_SET() bfin_read16(PORTGIO_MASKA_SET)
1154#define bfin_write_PORTGIO_MASKA_SET(val) bfin_write16(PORTGIO_MASKA_SET, val)
1155#define pPORTGIO_MASKA_TOGGLE ((uint16_t volatile *)PORTGIO_MASKA_TOGGLE) /* Port G I/O Mask Toggle Enable Interrupt A Register */
1156#define bfin_read_PORTGIO_MASKA_TOGGLE() bfin_read16(PORTGIO_MASKA_TOGGLE)
1157#define bfin_write_PORTGIO_MASKA_TOGGLE(val) bfin_write16(PORTGIO_MASKA_TOGGLE, val)
1158#define pPORTGIO_MASKB ((uint16_t volatile *)PORTGIO_MASKB) /* Port G I/O Mask State Specify Interrupt B Register */
1159#define bfin_read_PORTGIO_MASKB() bfin_read16(PORTGIO_MASKB)
1160#define bfin_write_PORTGIO_MASKB(val) bfin_write16(PORTGIO_MASKB, val)
1161#define pPORTGIO_MASKB_CLEAR ((uint16_t volatile *)PORTGIO_MASKB_CLEAR) /* Port G I/O Mask Disable Interrupt B Register */
1162#define bfin_read_PORTGIO_MASKB_CLEAR() bfin_read16(PORTGIO_MASKB_CLEAR)
1163#define bfin_write_PORTGIO_MASKB_CLEAR(val) bfin_write16(PORTGIO_MASKB_CLEAR, val)
1164#define pPORTGIO_MASKB_SET ((uint16_t volatile *)PORTGIO_MASKB_SET) /* Port G I/O Mask Enable Interrupt B Register */
1165#define bfin_read_PORTGIO_MASKB_SET() bfin_read16(PORTGIO_MASKB_SET)
1166#define bfin_write_PORTGIO_MASKB_SET(val) bfin_write16(PORTGIO_MASKB_SET, val)
1167#define pPORTGIO_MASKB_TOGGLE ((uint16_t volatile *)PORTGIO_MASKB_TOGGLE) /* Port G I/O Mask Toggle Enable Interrupt B Register */
1168#define bfin_read_PORTGIO_MASKB_TOGGLE() bfin_read16(PORTGIO_MASKB_TOGGLE)
1169#define bfin_write_PORTGIO_MASKB_TOGGLE(val) bfin_write16(PORTGIO_MASKB_TOGGLE, val)
1170#define pPORTGIO_DIR ((uint16_t volatile *)PORTGIO_DIR) /* Port G I/O Direction Register */
1171#define bfin_read_PORTGIO_DIR() bfin_read16(PORTGIO_DIR)
1172#define bfin_write_PORTGIO_DIR(val) bfin_write16(PORTGIO_DIR, val)
1173#define pPORTGIO_POLAR ((uint16_t volatile *)PORTGIO_POLAR) /* Port G I/O Source Polarity Register */
1174#define bfin_read_PORTGIO_POLAR() bfin_read16(PORTGIO_POLAR)
1175#define bfin_write_PORTGIO_POLAR(val) bfin_write16(PORTGIO_POLAR, val)
1176#define pPORTGIO_EDGE ((uint16_t volatile *)PORTGIO_EDGE) /* Port G I/O Source Sensitivity Register */
1177#define bfin_read_PORTGIO_EDGE() bfin_read16(PORTGIO_EDGE)
1178#define bfin_write_PORTGIO_EDGE(val) bfin_write16(PORTGIO_EDGE, val)
1179#define pPORTGIO_BOTH ((uint16_t volatile *)PORTGIO_BOTH) /* Port G I/O Set on BOTH Edges Register */
1180#define bfin_read_PORTGIO_BOTH() bfin_read16(PORTGIO_BOTH)
1181#define bfin_write_PORTGIO_BOTH(val) bfin_write16(PORTGIO_BOTH, val)
1182#define pPORTGIO_INEN ((uint16_t volatile *)PORTGIO_INEN) /* Port G I/O Input Enable Register */
1183#define bfin_read_PORTGIO_INEN() bfin_read16(PORTGIO_INEN)
1184#define bfin_write_PORTGIO_INEN(val) bfin_write16(PORTGIO_INEN, val)
1185#define pPORTHIO ((uint16_t volatile *)PORTHIO) /* Port H I/O Pin State Specify Register */
1186#define bfin_read_PORTHIO() bfin_read16(PORTHIO)
1187#define bfin_write_PORTHIO(val) bfin_write16(PORTHIO, val)
1188#define pPORTHIO_CLEAR ((uint16_t volatile *)PORTHIO_CLEAR) /* Port H I/O Peripheral Interrupt Clear Register */
1189#define bfin_read_PORTHIO_CLEAR() bfin_read16(PORTHIO_CLEAR)
1190#define bfin_write_PORTHIO_CLEAR(val) bfin_write16(PORTHIO_CLEAR, val)
1191#define pPORTHIO_SET ((uint16_t volatile *)PORTHIO_SET) /* Port H I/O Peripheral Interrupt Set Register */
1192#define bfin_read_PORTHIO_SET() bfin_read16(PORTHIO_SET)
1193#define bfin_write_PORTHIO_SET(val) bfin_write16(PORTHIO_SET, val)
1194#define pPORTHIO_TOGGLE ((uint16_t volatile *)PORTHIO_TOGGLE) /* Port H I/O Pin State Toggle Register */
1195#define bfin_read_PORTHIO_TOGGLE() bfin_read16(PORTHIO_TOGGLE)
1196#define bfin_write_PORTHIO_TOGGLE(val) bfin_write16(PORTHIO_TOGGLE, val)
1197#define pPORTHIO_MASKA ((uint16_t volatile *)PORTHIO_MASKA) /* Port H I/O Mask State Specify Interrupt A Register */
1198#define bfin_read_PORTHIO_MASKA() bfin_read16(PORTHIO_MASKA)
1199#define bfin_write_PORTHIO_MASKA(val) bfin_write16(PORTHIO_MASKA, val)
1200#define pPORTHIO_MASKA_CLEAR ((uint16_t volatile *)PORTHIO_MASKA_CLEAR) /* Port H I/O Mask Disable Interrupt A Register */
1201#define bfin_read_PORTHIO_MASKA_CLEAR() bfin_read16(PORTHIO_MASKA_CLEAR)
1202#define bfin_write_PORTHIO_MASKA_CLEAR(val) bfin_write16(PORTHIO_MASKA_CLEAR, val)
1203#define pPORTHIO_MASKA_SET ((uint16_t volatile *)PORTHIO_MASKA_SET) /* Port H I/O Mask Enable Interrupt A Register */
1204#define bfin_read_PORTHIO_MASKA_SET() bfin_read16(PORTHIO_MASKA_SET)
1205#define bfin_write_PORTHIO_MASKA_SET(val) bfin_write16(PORTHIO_MASKA_SET, val)
1206#define pPORTHIO_MASKA_TOGGLE ((uint16_t volatile *)PORTHIO_MASKA_TOGGLE) /* Port H I/O Mask Toggle Enable Interrupt A Register */
1207#define bfin_read_PORTHIO_MASKA_TOGGLE() bfin_read16(PORTHIO_MASKA_TOGGLE)
1208#define bfin_write_PORTHIO_MASKA_TOGGLE(val) bfin_write16(PORTHIO_MASKA_TOGGLE, val)
1209#define pPORTHIO_MASKB ((uint16_t volatile *)PORTHIO_MASKB) /* Port H I/O Mask State Specify Interrupt B Register */
1210#define bfin_read_PORTHIO_MASKB() bfin_read16(PORTHIO_MASKB)
1211#define bfin_write_PORTHIO_MASKB(val) bfin_write16(PORTHIO_MASKB, val)
1212#define pPORTHIO_MASKB_CLEAR ((uint16_t volatile *)PORTHIO_MASKB_CLEAR) /* Port H I/O Mask Disable Interrupt B Register */
1213#define bfin_read_PORTHIO_MASKB_CLEAR() bfin_read16(PORTHIO_MASKB_CLEAR)
1214#define bfin_write_PORTHIO_MASKB_CLEAR(val) bfin_write16(PORTHIO_MASKB_CLEAR, val)
1215#define pPORTHIO_MASKB_SET ((uint16_t volatile *)PORTHIO_MASKB_SET) /* Port H I/O Mask Enable Interrupt B Register */
1216#define bfin_read_PORTHIO_MASKB_SET() bfin_read16(PORTHIO_MASKB_SET)
1217#define bfin_write_PORTHIO_MASKB_SET(val) bfin_write16(PORTHIO_MASKB_SET, val)
1218#define pPORTHIO_MASKB_TOGGLE ((uint16_t volatile *)PORTHIO_MASKB_TOGGLE) /* Port H I/O Mask Toggle Enable Interrupt B Register */
1219#define bfin_read_PORTHIO_MASKB_TOGGLE() bfin_read16(PORTHIO_MASKB_TOGGLE)
1220#define bfin_write_PORTHIO_MASKB_TOGGLE(val) bfin_write16(PORTHIO_MASKB_TOGGLE, val)
1221#define pPORTHIO_DIR ((uint16_t volatile *)PORTHIO_DIR) /* Port H I/O Direction Register */
1222#define bfin_read_PORTHIO_DIR() bfin_read16(PORTHIO_DIR)
1223#define bfin_write_PORTHIO_DIR(val) bfin_write16(PORTHIO_DIR, val)
1224#define pPORTHIO_POLAR ((uint16_t volatile *)PORTHIO_POLAR) /* Port H I/O Source Polarity Register */
1225#define bfin_read_PORTHIO_POLAR() bfin_read16(PORTHIO_POLAR)
1226#define bfin_write_PORTHIO_POLAR(val) bfin_write16(PORTHIO_POLAR, val)
1227#define pPORTHIO_EDGE ((uint16_t volatile *)PORTHIO_EDGE) /* Port H I/O Source Sensitivity Register */
1228#define bfin_read_PORTHIO_EDGE() bfin_read16(PORTHIO_EDGE)
1229#define bfin_write_PORTHIO_EDGE(val) bfin_write16(PORTHIO_EDGE, val)
1230#define pPORTHIO_BOTH ((uint16_t volatile *)PORTHIO_BOTH) /* Port H I/O Set on BOTH Edges Register */
1231#define bfin_read_PORTHIO_BOTH() bfin_read16(PORTHIO_BOTH)
1232#define bfin_write_PORTHIO_BOTH(val) bfin_write16(PORTHIO_BOTH, val)
1233#define pPORTHIO_INEN ((uint16_t volatile *)PORTHIO_INEN) /* Port H I/O Input Enable Register */
1234#define bfin_read_PORTHIO_INEN() bfin_read16(PORTHIO_INEN)
1235#define bfin_write_PORTHIO_INEN(val) bfin_write16(PORTHIO_INEN, val)
1236#define pUART1_THR ((uint16_t volatile *)UART1_THR) /* Transmit Holding register */
1237#define bfin_read_UART1_THR() bfin_read16(UART1_THR)
1238#define bfin_write_UART1_THR(val) bfin_write16(UART1_THR, val)
1239#define pUART1_RBR ((uint16_t volatile *)UART1_RBR) /* Receive Buffer register */
1240#define bfin_read_UART1_RBR() bfin_read16(UART1_RBR)
1241#define bfin_write_UART1_RBR(val) bfin_write16(UART1_RBR, val)
1242#define pUART1_DLL ((uint16_t volatile *)UART1_DLL) /* Divisor Latch (Low-Byte) */
1243#define bfin_read_UART1_DLL() bfin_read16(UART1_DLL)
1244#define bfin_write_UART1_DLL(val) bfin_write16(UART1_DLL, val)
1245#define pUART1_IER ((uint16_t volatile *)UART1_IER) /* Interrupt Enable Register */
1246#define bfin_read_UART1_IER() bfin_read16(UART1_IER)
1247#define bfin_write_UART1_IER(val) bfin_write16(UART1_IER, val)
1248#define pUART1_DLH ((uint16_t volatile *)UART1_DLH) /* Divisor Latch (High-Byte) */
1249#define bfin_read_UART1_DLH() bfin_read16(UART1_DLH)
1250#define bfin_write_UART1_DLH(val) bfin_write16(UART1_DLH, val)
1251#define pUART1_IIR ((uint16_t volatile *)UART1_IIR) /* Interrupt Identification Register */
1252#define bfin_read_UART1_IIR() bfin_read16(UART1_IIR)
1253#define bfin_write_UART1_IIR(val) bfin_write16(UART1_IIR, val)
1254#define pUART1_LCR ((uint16_t volatile *)UART1_LCR) /* Line Control Register */
1255#define bfin_read_UART1_LCR() bfin_read16(UART1_LCR)
1256#define bfin_write_UART1_LCR(val) bfin_write16(UART1_LCR, val)
1257#define pUART1_MCR ((uint16_t volatile *)UART1_MCR) /* Modem Control Register */
1258#define bfin_read_UART1_MCR() bfin_read16(UART1_MCR)
1259#define bfin_write_UART1_MCR(val) bfin_write16(UART1_MCR, val)
1260#define pUART1_LSR ((uint16_t volatile *)UART1_LSR) /* Line Status Register */
1261#define bfin_read_UART1_LSR() bfin_read16(UART1_LSR)
1262#define bfin_write_UART1_LSR(val) bfin_write16(UART1_LSR, val)
1263#define pUART1_MSR ((uint16_t volatile *)UART1_MSR) /* Modem Status Register */
1264#define bfin_read_UART1_MSR() bfin_read16(UART1_MSR)
1265#define bfin_write_UART1_MSR(val) bfin_write16(UART1_MSR, val)
1266#define pUART1_SCR ((uint16_t volatile *)UART1_SCR) /* SCR Scratch Register */
1267#define bfin_read_UART1_SCR() bfin_read16(UART1_SCR)
1268#define bfin_write_UART1_SCR(val) bfin_write16(UART1_SCR, val)
1269#define pUART1_GCTL ((uint16_t volatile *)UART1_GCTL) /* Global Control Register */
1270#define bfin_read_UART1_GCTL() bfin_read16(UART1_GCTL)
1271#define bfin_write_UART1_GCTL(val) bfin_write16(UART1_GCTL, val)
1272#define pCAN_MC1 ((uint16_t volatile *)CAN_MC1) /* Mailbox config reg 1 */
1273#define bfin_read_CAN_MC1() bfin_read16(CAN_MC1)
1274#define bfin_write_CAN_MC1(val) bfin_write16(CAN_MC1, val)
1275#define pCAN_MD1 ((uint16_t volatile *)CAN_MD1) /* Mailbox direction reg 1 */
1276#define bfin_read_CAN_MD1() bfin_read16(CAN_MD1)
1277#define bfin_write_CAN_MD1(val) bfin_write16(CAN_MD1, val)
1278#define pCAN_TRS1 ((uint16_t volatile *)CAN_TRS1) /* Transmit Request Set reg 1 */
1279#define bfin_read_CAN_TRS1() bfin_read16(CAN_TRS1)
1280#define bfin_write_CAN_TRS1(val) bfin_write16(CAN_TRS1, val)
1281#define pCAN_TRR1 ((uint16_t volatile *)CAN_TRR1) /* Transmit Request Reset reg 1 */
1282#define bfin_read_CAN_TRR1() bfin_read16(CAN_TRR1)
1283#define bfin_write_CAN_TRR1(val) bfin_write16(CAN_TRR1, val)
1284#define pCAN_TA1 ((uint16_t volatile *)CAN_TA1) /* Transmit Acknowledge reg 1 */
1285#define bfin_read_CAN_TA1() bfin_read16(CAN_TA1)
1286#define bfin_write_CAN_TA1(val) bfin_write16(CAN_TA1, val)
1287#define pCAN_AA1 ((uint16_t volatile *)CAN_AA1) /* Transmit Abort Acknowledge reg 1 */
1288#define bfin_read_CAN_AA1() bfin_read16(CAN_AA1)
1289#define bfin_write_CAN_AA1(val) bfin_write16(CAN_AA1, val)
1290#define pCAN_RMP1 ((uint16_t volatile *)CAN_RMP1) /* Receive Message Pending reg 1 */
1291#define bfin_read_CAN_RMP1() bfin_read16(CAN_RMP1)
1292#define bfin_write_CAN_RMP1(val) bfin_write16(CAN_RMP1, val)
1293#define pCAN_RML1 ((uint16_t volatile *)CAN_RML1) /* Receive Message Lost reg 1 */
1294#define bfin_read_CAN_RML1() bfin_read16(CAN_RML1)
1295#define bfin_write_CAN_RML1(val) bfin_write16(CAN_RML1, val)
1296#define pCAN_MBTIF1 ((uint16_t volatile *)CAN_MBTIF1) /* Mailbox Transmit Interrupt Flag reg 1 */
1297#define bfin_read_CAN_MBTIF1() bfin_read16(CAN_MBTIF1)
1298#define bfin_write_CAN_MBTIF1(val) bfin_write16(CAN_MBTIF1, val)
1299#define pCAN_MBRIF1 ((uint16_t volatile *)CAN_MBRIF1) /* Mailbox Receive Interrupt Flag reg 1 */
1300#define bfin_read_CAN_MBRIF1() bfin_read16(CAN_MBRIF1)
1301#define bfin_write_CAN_MBRIF1(val) bfin_write16(CAN_MBRIF1, val)
1302#define pCAN_MBIM1 ((uint16_t volatile *)CAN_MBIM1) /* Mailbox Interrupt Mask reg 1 */
1303#define bfin_read_CAN_MBIM1() bfin_read16(CAN_MBIM1)
1304#define bfin_write_CAN_MBIM1(val) bfin_write16(CAN_MBIM1, val)
1305#define pCAN_RFH1 ((uint16_t volatile *)CAN_RFH1) /* Remote Frame Handling reg 1 */
1306#define bfin_read_CAN_RFH1() bfin_read16(CAN_RFH1)
1307#define bfin_write_CAN_RFH1(val) bfin_write16(CAN_RFH1, val)
1308#define pCAN_OPSS1 ((uint16_t volatile *)CAN_OPSS1) /* Overwrite Protection Single Shot Xmission reg 1 */
1309#define bfin_read_CAN_OPSS1() bfin_read16(CAN_OPSS1)
1310#define bfin_write_CAN_OPSS1(val) bfin_write16(CAN_OPSS1, val)
1311#define pCAN_MC2 ((uint16_t volatile *)CAN_MC2) /* Mailbox config reg 2 */
1312#define bfin_read_CAN_MC2() bfin_read16(CAN_MC2)
1313#define bfin_write_CAN_MC2(val) bfin_write16(CAN_MC2, val)
1314#define pCAN_MD2 ((uint16_t volatile *)CAN_MD2) /* Mailbox direction reg 2 */
1315#define bfin_read_CAN_MD2() bfin_read16(CAN_MD2)
1316#define bfin_write_CAN_MD2(val) bfin_write16(CAN_MD2, val)
1317#define pCAN_TRS2 ((uint16_t volatile *)CAN_TRS2) /* Transmit Request Set reg 2 */
1318#define bfin_read_CAN_TRS2() bfin_read16(CAN_TRS2)
1319#define bfin_write_CAN_TRS2(val) bfin_write16(CAN_TRS2, val)
1320#define pCAN_TRR2 ((uint16_t volatile *)CAN_TRR2) /* Transmit Request Reset reg 2 */
1321#define bfin_read_CAN_TRR2() bfin_read16(CAN_TRR2)
1322#define bfin_write_CAN_TRR2(val) bfin_write16(CAN_TRR2, val)
1323#define pCAN_TA2 ((uint16_t volatile *)CAN_TA2) /* Transmit Acknowledge reg 2 */
1324#define bfin_read_CAN_TA2() bfin_read16(CAN_TA2)
1325#define bfin_write_CAN_TA2(val) bfin_write16(CAN_TA2, val)
1326#define pCAN_AA2 ((uint16_t volatile *)CAN_AA2) /* Transmit Abort Acknowledge reg 2 */
1327#define bfin_read_CAN_AA2() bfin_read16(CAN_AA2)
1328#define bfin_write_CAN_AA2(val) bfin_write16(CAN_AA2, val)
1329#define pCAN_RMP2 ((uint16_t volatile *)CAN_RMP2) /* Receive Message Pending reg 2 */
1330#define bfin_read_CAN_RMP2() bfin_read16(CAN_RMP2)
1331#define bfin_write_CAN_RMP2(val) bfin_write16(CAN_RMP2, val)
1332#define pCAN_RML2 ((uint16_t volatile *)CAN_RML2) /* Receive Message Lost reg 2 */
1333#define bfin_read_CAN_RML2() bfin_read16(CAN_RML2)
1334#define bfin_write_CAN_RML2(val) bfin_write16(CAN_RML2, val)
1335#define pCAN_MBTIF2 ((uint16_t volatile *)CAN_MBTIF2) /* Mailbox Transmit Interrupt Flag reg 2 */
1336#define bfin_read_CAN_MBTIF2() bfin_read16(CAN_MBTIF2)
1337#define bfin_write_CAN_MBTIF2(val) bfin_write16(CAN_MBTIF2, val)
1338#define pCAN_MBRIF2 ((uint16_t volatile *)CAN_MBRIF2) /* Mailbox Receive Interrupt Flag reg 2 */
1339#define bfin_read_CAN_MBRIF2() bfin_read16(CAN_MBRIF2)
1340#define bfin_write_CAN_MBRIF2(val) bfin_write16(CAN_MBRIF2, val)
1341#define pCAN_MBIM2 ((uint16_t volatile *)CAN_MBIM2) /* Mailbox Interrupt Mask reg 2 */
1342#define bfin_read_CAN_MBIM2() bfin_read16(CAN_MBIM2)
1343#define bfin_write_CAN_MBIM2(val) bfin_write16(CAN_MBIM2, val)
1344#define pCAN_RFH2 ((uint16_t volatile *)CAN_RFH2) /* Remote Frame Handling reg 2 */
1345#define bfin_read_CAN_RFH2() bfin_read16(CAN_RFH2)
1346#define bfin_write_CAN_RFH2(val) bfin_write16(CAN_RFH2, val)
1347#define pCAN_OPSS2 ((uint16_t volatile *)CAN_OPSS2) /* Overwrite Protection Single Shot Xmission reg 2 */
1348#define bfin_read_CAN_OPSS2() bfin_read16(CAN_OPSS2)
1349#define bfin_write_CAN_OPSS2(val) bfin_write16(CAN_OPSS2, val)
1350#define pCAN_CLOCK ((uint16_t volatile *)CAN_CLOCK) /* Bit Timing Configuration register 0 */
1351#define bfin_read_CAN_CLOCK() bfin_read16(CAN_CLOCK)
1352#define bfin_write_CAN_CLOCK(val) bfin_write16(CAN_CLOCK, val)
1353#define pCAN_TIMING ((uint16_t volatile *)CAN_TIMING) /* Bit Timing Configuration register 1 */
1354#define bfin_read_CAN_TIMING() bfin_read16(CAN_TIMING)
1355#define bfin_write_CAN_TIMING(val) bfin_write16(CAN_TIMING, val)
1356#define pCAN_DEBUG ((uint16_t volatile *)CAN_DEBUG) /* Config register */
1357#define bfin_read_CAN_DEBUG() bfin_read16(CAN_DEBUG)
1358#define bfin_write_CAN_DEBUG(val) bfin_write16(CAN_DEBUG, val)
1359#define pCAN_STATUS ((uint16_t volatile *)CAN_STATUS) /* Global Status Register */
1360#define bfin_read_CAN_STATUS() bfin_read16(CAN_STATUS)
1361#define bfin_write_CAN_STATUS(val) bfin_write16(CAN_STATUS, val)
1362#define pCAN_CEC ((uint16_t volatile *)CAN_CEC) /* Error Counter Register */
1363#define bfin_read_CAN_CEC() bfin_read16(CAN_CEC)
1364#define bfin_write_CAN_CEC(val) bfin_write16(CAN_CEC, val)
1365#define pCAN_GIS ((uint16_t volatile *)CAN_GIS) /* Global Interrupt Status Register */
1366#define bfin_read_CAN_GIS() bfin_read16(CAN_GIS)
1367#define bfin_write_CAN_GIS(val) bfin_write16(CAN_GIS, val)
1368#define pCAN_GIM ((uint16_t volatile *)CAN_GIM) /* Global Interrupt Mask Register */
1369#define bfin_read_CAN_GIM() bfin_read16(CAN_GIM)
1370#define bfin_write_CAN_GIM(val) bfin_write16(CAN_GIM, val)
1371#define pCAN_GIF ((uint16_t volatile *)CAN_GIF) /* Global Interrupt Flag Register */
1372#define bfin_read_CAN_GIF() bfin_read16(CAN_GIF)
1373#define bfin_write_CAN_GIF(val) bfin_write16(CAN_GIF, val)
1374#define pCAN_CONTROL ((uint16_t volatile *)CAN_CONTROL) /* Master Control Register */
1375#define bfin_read_CAN_CONTROL() bfin_read16(CAN_CONTROL)
1376#define bfin_write_CAN_CONTROL(val) bfin_write16(CAN_CONTROL, val)
1377#define pCAN_INTR ((uint16_t volatile *)CAN_INTR) /* Interrupt Pending Register */
1378#define bfin_read_CAN_INTR() bfin_read16(CAN_INTR)
1379#define bfin_write_CAN_INTR(val) bfin_write16(CAN_INTR, val)
1380#define pCAN_VERSION ((uint16_t volatile *)CAN_VERSION) /* Version Code Register */
1381#define bfin_read_CAN_VERSION() bfin_read16(CAN_VERSION)
1382#define bfin_write_CAN_VERSION(val) bfin_write16(CAN_VERSION, val)
1383#define pCAN_MBTD ((uint16_t volatile *)CAN_MBTD) /* Mailbox Temporary Disable Feature */
1384#define bfin_read_CAN_MBTD() bfin_read16(CAN_MBTD)
1385#define bfin_write_CAN_MBTD(val) bfin_write16(CAN_MBTD, val)
1386#define pCAN_EWR ((uint16_t volatile *)CAN_EWR) /* Programmable Warning Level */
1387#define bfin_read_CAN_EWR() bfin_read16(CAN_EWR)
1388#define bfin_write_CAN_EWR(val) bfin_write16(CAN_EWR, val)
1389#define pCAN_ESR ((uint16_t volatile *)CAN_ESR) /* Error Status Register */
1390#define bfin_read_CAN_ESR() bfin_read16(CAN_ESR)
1391#define bfin_write_CAN_ESR(val) bfin_write16(CAN_ESR, val)
1392#define pCAN_UCREG ((uint16_t volatile *)CAN_UCREG) /* Universal Counter Register/Capture Register */
1393#define bfin_read_CAN_UCREG() bfin_read16(CAN_UCREG)
1394#define bfin_write_CAN_UCREG(val) bfin_write16(CAN_UCREG, val)
1395#define pCAN_UCCNT ((uint16_t volatile *)CAN_UCCNT) /* Universal Counter */
1396#define bfin_read_CAN_UCCNT() bfin_read16(CAN_UCCNT)
1397#define bfin_write_CAN_UCCNT(val) bfin_write16(CAN_UCCNT, val)
1398#define pCAN_UCRC ((uint16_t volatile *)CAN_UCRC) /* Universal Counter Force Reload Register */
1399#define bfin_read_CAN_UCRC() bfin_read16(CAN_UCRC)
1400#define bfin_write_CAN_UCRC(val) bfin_write16(CAN_UCRC, val)
1401#define pCAN_UCCNF ((uint16_t volatile *)CAN_UCCNF) /* Universal Counter Configuration Register */
1402#define bfin_read_CAN_UCCNF() bfin_read16(CAN_UCCNF)
1403#define bfin_write_CAN_UCCNF(val) bfin_write16(CAN_UCCNF, val)
1404#define pCAN_VERSION2 ((uint16_t volatile *)CAN_VERSION2) /* Version Code Register 2 */
1405#define bfin_read_CAN_VERSION2() bfin_read16(CAN_VERSION2)
1406#define bfin_write_CAN_VERSION2(val) bfin_write16(CAN_VERSION2, val)
1407#define pCAN_AM00L ((uint16_t volatile *)CAN_AM00L) /* Mailbox 0 Low Acceptance Mask */
1408#define bfin_read_CAN_AM00L() bfin_read16(CAN_AM00L)
1409#define bfin_write_CAN_AM00L(val) bfin_write16(CAN_AM00L, val)
1410#define pCAN_AM00H ((uint16_t volatile *)CAN_AM00H) /* Mailbox 0 High Acceptance Mask */
1411#define bfin_read_CAN_AM00H() bfin_read16(CAN_AM00H)
1412#define bfin_write_CAN_AM00H(val) bfin_write16(CAN_AM00H, val)
1413#define pCAN_AM01L ((uint16_t volatile *)CAN_AM01L) /* Mailbox 1 Low Acceptance Mask */
1414#define bfin_read_CAN_AM01L() bfin_read16(CAN_AM01L)
1415#define bfin_write_CAN_AM01L(val) bfin_write16(CAN_AM01L, val)
1416#define pCAN_AM01H ((uint16_t volatile *)CAN_AM01H) /* Mailbox 1 High Acceptance Mask */
1417#define bfin_read_CAN_AM01H() bfin_read16(CAN_AM01H)
1418#define bfin_write_CAN_AM01H(val) bfin_write16(CAN_AM01H, val)
1419#define pCAN_AM02L ((uint16_t volatile *)CAN_AM02L) /* Mailbox 2 Low Acceptance Mask */
1420#define bfin_read_CAN_AM02L() bfin_read16(CAN_AM02L)
1421#define bfin_write_CAN_AM02L(val) bfin_write16(CAN_AM02L, val)
1422#define pCAN_AM02H ((uint16_t volatile *)CAN_AM02H) /* Mailbox 2 High Acceptance Mask */
1423#define bfin_read_CAN_AM02H() bfin_read16(CAN_AM02H)
1424#define bfin_write_CAN_AM02H(val) bfin_write16(CAN_AM02H, val)
1425#define pCAN_AM03L ((uint16_t volatile *)CAN_AM03L) /* Mailbox 3 Low Acceptance Mask */
1426#define bfin_read_CAN_AM03L() bfin_read16(CAN_AM03L)
1427#define bfin_write_CAN_AM03L(val) bfin_write16(CAN_AM03L, val)
1428#define pCAN_AM03H ((uint16_t volatile *)CAN_AM03H) /* Mailbox 3 High Acceptance Mask */
1429#define bfin_read_CAN_AM03H() bfin_read16(CAN_AM03H)
1430#define bfin_write_CAN_AM03H(val) bfin_write16(CAN_AM03H, val)
1431#define pCAN_AM04L ((uint16_t volatile *)CAN_AM04L) /* Mailbox 4 Low Acceptance Mask */
1432#define bfin_read_CAN_AM04L() bfin_read16(CAN_AM04L)
1433#define bfin_write_CAN_AM04L(val) bfin_write16(CAN_AM04L, val)
1434#define pCAN_AM04H ((uint16_t volatile *)CAN_AM04H) /* Mailbox 4 High Acceptance Mask */
1435#define bfin_read_CAN_AM04H() bfin_read16(CAN_AM04H)
1436#define bfin_write_CAN_AM04H(val) bfin_write16(CAN_AM04H, val)
1437#define pCAN_AM05L ((uint16_t volatile *)CAN_AM05L) /* Mailbox 5 Low Acceptance Mask */
1438#define bfin_read_CAN_AM05L() bfin_read16(CAN_AM05L)
1439#define bfin_write_CAN_AM05L(val) bfin_write16(CAN_AM05L, val)
1440#define pCAN_AM05H ((uint16_t volatile *)CAN_AM05H) /* Mailbox 5 High Acceptance Mask */
1441#define bfin_read_CAN_AM05H() bfin_read16(CAN_AM05H)
1442#define bfin_write_CAN_AM05H(val) bfin_write16(CAN_AM05H, val)
1443#define pCAN_AM06L ((uint16_t volatile *)CAN_AM06L) /* Mailbox 6 Low Acceptance Mask */
1444#define bfin_read_CAN_AM06L() bfin_read16(CAN_AM06L)
1445#define bfin_write_CAN_AM06L(val) bfin_write16(CAN_AM06L, val)
1446#define pCAN_AM06H ((uint16_t volatile *)CAN_AM06H) /* Mailbox 6 High Acceptance Mask */
1447#define bfin_read_CAN_AM06H() bfin_read16(CAN_AM06H)
1448#define bfin_write_CAN_AM06H(val) bfin_write16(CAN_AM06H, val)
1449#define pCAN_AM07L ((uint16_t volatile *)CAN_AM07L) /* Mailbox 7 Low Acceptance Mask */
1450#define bfin_read_CAN_AM07L() bfin_read16(CAN_AM07L)
1451#define bfin_write_CAN_AM07L(val) bfin_write16(CAN_AM07L, val)
1452#define pCAN_AM07H ((uint16_t volatile *)CAN_AM07H) /* Mailbox 7 High Acceptance Mask */
1453#define bfin_read_CAN_AM07H() bfin_read16(CAN_AM07H)
1454#define bfin_write_CAN_AM07H(val) bfin_write16(CAN_AM07H, val)
1455#define pCAN_AM08L ((uint16_t volatile *)CAN_AM08L) /* Mailbox 8 Low Acceptance Mask */
1456#define bfin_read_CAN_AM08L() bfin_read16(CAN_AM08L)
1457#define bfin_write_CAN_AM08L(val) bfin_write16(CAN_AM08L, val)
1458#define pCAN_AM08H ((uint16_t volatile *)CAN_AM08H) /* Mailbox 8 High Acceptance Mask */
1459#define bfin_read_CAN_AM08H() bfin_read16(CAN_AM08H)
1460#define bfin_write_CAN_AM08H(val) bfin_write16(CAN_AM08H, val)
1461#define pCAN_AM09L ((uint16_t volatile *)CAN_AM09L) /* Mailbox 9 Low Acceptance Mask */
1462#define bfin_read_CAN_AM09L() bfin_read16(CAN_AM09L)
1463#define bfin_write_CAN_AM09L(val) bfin_write16(CAN_AM09L, val)
1464#define pCAN_AM09H ((uint16_t volatile *)CAN_AM09H) /* Mailbox 9 High Acceptance Mask */
1465#define bfin_read_CAN_AM09H() bfin_read16(CAN_AM09H)
1466#define bfin_write_CAN_AM09H(val) bfin_write16(CAN_AM09H, val)
1467#define pCAN_AM10L ((uint16_t volatile *)CAN_AM10L) /* Mailbox 10 Low Acceptance Mask */
1468#define bfin_read_CAN_AM10L() bfin_read16(CAN_AM10L)
1469#define bfin_write_CAN_AM10L(val) bfin_write16(CAN_AM10L, val)
1470#define pCAN_AM10H ((uint16_t volatile *)CAN_AM10H) /* Mailbox 10 High Acceptance Mask */
1471#define bfin_read_CAN_AM10H() bfin_read16(CAN_AM10H)
1472#define bfin_write_CAN_AM10H(val) bfin_write16(CAN_AM10H, val)
1473#define pCAN_AM11L ((uint16_t volatile *)CAN_AM11L) /* Mailbox 11 Low Acceptance Mask */
1474#define bfin_read_CAN_AM11L() bfin_read16(CAN_AM11L)
1475#define bfin_write_CAN_AM11L(val) bfin_write16(CAN_AM11L, val)
1476#define pCAN_AM11H ((uint16_t volatile *)CAN_AM11H) /* Mailbox 11 High Acceptance Mask */
1477#define bfin_read_CAN_AM11H() bfin_read16(CAN_AM11H)
1478#define bfin_write_CAN_AM11H(val) bfin_write16(CAN_AM11H, val)
1479#define pCAN_AM12L ((uint16_t volatile *)CAN_AM12L) /* Mailbox 12 Low Acceptance Mask */
1480#define bfin_read_CAN_AM12L() bfin_read16(CAN_AM12L)
1481#define bfin_write_CAN_AM12L(val) bfin_write16(CAN_AM12L, val)
1482#define pCAN_AM12H ((uint16_t volatile *)CAN_AM12H) /* Mailbox 12 High Acceptance Mask */
1483#define bfin_read_CAN_AM12H() bfin_read16(CAN_AM12H)
1484#define bfin_write_CAN_AM12H(val) bfin_write16(CAN_AM12H, val)
1485#define pCAN_AM13L ((uint16_t volatile *)CAN_AM13L) /* Mailbox 13 Low Acceptance Mask */
1486#define bfin_read_CAN_AM13L() bfin_read16(CAN_AM13L)
1487#define bfin_write_CAN_AM13L(val) bfin_write16(CAN_AM13L, val)
1488#define pCAN_AM13H ((uint16_t volatile *)CAN_AM13H) /* Mailbox 13 High Acceptance Mask */
1489#define bfin_read_CAN_AM13H() bfin_read16(CAN_AM13H)
1490#define bfin_write_CAN_AM13H(val) bfin_write16(CAN_AM13H, val)
1491#define pCAN_AM14L ((uint16_t volatile *)CAN_AM14L) /* Mailbox 14 Low Acceptance Mask */
1492#define bfin_read_CAN_AM14L() bfin_read16(CAN_AM14L)
1493#define bfin_write_CAN_AM14L(val) bfin_write16(CAN_AM14L, val)
1494#define pCAN_AM14H ((uint16_t volatile *)CAN_AM14H) /* Mailbox 14 High Acceptance Mask */
1495#define bfin_read_CAN_AM14H() bfin_read16(CAN_AM14H)
1496#define bfin_write_CAN_AM14H(val) bfin_write16(CAN_AM14H, val)
1497#define pCAN_AM15L ((uint16_t volatile *)CAN_AM15L) /* Mailbox 15 Low Acceptance Mask */
1498#define bfin_read_CAN_AM15L() bfin_read16(CAN_AM15L)
1499#define bfin_write_CAN_AM15L(val) bfin_write16(CAN_AM15L, val)
1500#define pCAN_AM15H ((uint16_t volatile *)CAN_AM15H) /* Mailbox 15 High Acceptance Mask */
1501#define bfin_read_CAN_AM15H() bfin_read16(CAN_AM15H)
1502#define bfin_write_CAN_AM15H(val) bfin_write16(CAN_AM15H, val)
1503#define pCAN_AM16L ((uint16_t volatile *)CAN_AM16L) /* Mailbox 16 Low Acceptance Mask */
1504#define bfin_read_CAN_AM16L() bfin_read16(CAN_AM16L)
1505#define bfin_write_CAN_AM16L(val) bfin_write16(CAN_AM16L, val)
1506#define pCAN_AM16H ((uint16_t volatile *)CAN_AM16H) /* Mailbox 16 High Acceptance Mask */
1507#define bfin_read_CAN_AM16H() bfin_read16(CAN_AM16H)
1508#define bfin_write_CAN_AM16H(val) bfin_write16(CAN_AM16H, val)
1509#define pCAN_AM17L ((uint16_t volatile *)CAN_AM17L) /* Mailbox 17 Low Acceptance Mask */
1510#define bfin_read_CAN_AM17L() bfin_read16(CAN_AM17L)
1511#define bfin_write_CAN_AM17L(val) bfin_write16(CAN_AM17L, val)
1512#define pCAN_AM17H ((uint16_t volatile *)CAN_AM17H) /* Mailbox 17 High Acceptance Mask */
1513#define bfin_read_CAN_AM17H() bfin_read16(CAN_AM17H)
1514#define bfin_write_CAN_AM17H(val) bfin_write16(CAN_AM17H, val)
1515#define pCAN_AM18L ((uint16_t volatile *)CAN_AM18L) /* Mailbox 18 Low Acceptance Mask */
1516#define bfin_read_CAN_AM18L() bfin_read16(CAN_AM18L)
1517#define bfin_write_CAN_AM18L(val) bfin_write16(CAN_AM18L, val)
1518#define pCAN_AM18H ((uint16_t volatile *)CAN_AM18H) /* Mailbox 18 High Acceptance Mask */
1519#define bfin_read_CAN_AM18H() bfin_read16(CAN_AM18H)
1520#define bfin_write_CAN_AM18H(val) bfin_write16(CAN_AM18H, val)
1521#define pCAN_AM19L ((uint16_t volatile *)CAN_AM19L) /* Mailbox 19 Low Acceptance Mask */
1522#define bfin_read_CAN_AM19L() bfin_read16(CAN_AM19L)
1523#define bfin_write_CAN_AM19L(val) bfin_write16(CAN_AM19L, val)
1524#define pCAN_AM19H ((uint16_t volatile *)CAN_AM19H) /* Mailbox 19 High Acceptance Mask */
1525#define bfin_read_CAN_AM19H() bfin_read16(CAN_AM19H)
1526#define bfin_write_CAN_AM19H(val) bfin_write16(CAN_AM19H, val)
1527#define pCAN_AM20L ((uint16_t volatile *)CAN_AM20L) /* Mailbox 20 Low Acceptance Mask */
1528#define bfin_read_CAN_AM20L() bfin_read16(CAN_AM20L)
1529#define bfin_write_CAN_AM20L(val) bfin_write16(CAN_AM20L, val)
1530#define pCAN_AM20H ((uint16_t volatile *)CAN_AM20H) /* Mailbox 20 High Acceptance Mask */
1531#define bfin_read_CAN_AM20H() bfin_read16(CAN_AM20H)
1532#define bfin_write_CAN_AM20H(val) bfin_write16(CAN_AM20H, val)
1533#define pCAN_AM21L ((uint16_t volatile *)CAN_AM21L) /* Mailbox 21 Low Acceptance Mask */
1534#define bfin_read_CAN_AM21L() bfin_read16(CAN_AM21L)
1535#define bfin_write_CAN_AM21L(val) bfin_write16(CAN_AM21L, val)
1536#define pCAN_AM21H ((uint16_t volatile *)CAN_AM21H) /* Mailbox 21 High Acceptance Mask */
1537#define bfin_read_CAN_AM21H() bfin_read16(CAN_AM21H)
1538#define bfin_write_CAN_AM21H(val) bfin_write16(CAN_AM21H, val)
1539#define pCAN_AM22L ((uint16_t volatile *)CAN_AM22L) /* Mailbox 22 Low Acceptance Mask */
1540#define bfin_read_CAN_AM22L() bfin_read16(CAN_AM22L)
1541#define bfin_write_CAN_AM22L(val) bfin_write16(CAN_AM22L, val)
1542#define pCAN_AM22H ((uint16_t volatile *)CAN_AM22H) /* Mailbox 22 High Acceptance Mask */
1543#define bfin_read_CAN_AM22H() bfin_read16(CAN_AM22H)
1544#define bfin_write_CAN_AM22H(val) bfin_write16(CAN_AM22H, val)
1545#define pCAN_AM23L ((uint16_t volatile *)CAN_AM23L) /* Mailbox 23 Low Acceptance Mask */
1546#define bfin_read_CAN_AM23L() bfin_read16(CAN_AM23L)
1547#define bfin_write_CAN_AM23L(val) bfin_write16(CAN_AM23L, val)
1548#define pCAN_AM23H ((uint16_t volatile *)CAN_AM23H) /* Mailbox 23 High Acceptance Mask */
1549#define bfin_read_CAN_AM23H() bfin_read16(CAN_AM23H)
1550#define bfin_write_CAN_AM23H(val) bfin_write16(CAN_AM23H, val)
1551#define pCAN_AM24L ((uint16_t volatile *)CAN_AM24L) /* Mailbox 24 Low Acceptance Mask */
1552#define bfin_read_CAN_AM24L() bfin_read16(CAN_AM24L)
1553#define bfin_write_CAN_AM24L(val) bfin_write16(CAN_AM24L, val)
1554#define pCAN_AM24H ((uint16_t volatile *)CAN_AM24H) /* Mailbox 24 High Acceptance Mask */
1555#define bfin_read_CAN_AM24H() bfin_read16(CAN_AM24H)
1556#define bfin_write_CAN_AM24H(val) bfin_write16(CAN_AM24H, val)
1557#define pCAN_AM25L ((uint16_t volatile *)CAN_AM25L) /* Mailbox 25 Low Acceptance Mask */
1558#define bfin_read_CAN_AM25L() bfin_read16(CAN_AM25L)
1559#define bfin_write_CAN_AM25L(val) bfin_write16(CAN_AM25L, val)
1560#define pCAN_AM25H ((uint16_t volatile *)CAN_AM25H) /* Mailbox 25 High Acceptance Mask */
1561#define bfin_read_CAN_AM25H() bfin_read16(CAN_AM25H)
1562#define bfin_write_CAN_AM25H(val) bfin_write16(CAN_AM25H, val)
1563#define pCAN_AM26L ((uint16_t volatile *)CAN_AM26L) /* Mailbox 26 Low Acceptance Mask */
1564#define bfin_read_CAN_AM26L() bfin_read16(CAN_AM26L)
1565#define bfin_write_CAN_AM26L(val) bfin_write16(CAN_AM26L, val)
1566#define pCAN_AM26H ((uint16_t volatile *)CAN_AM26H) /* Mailbox 26 High Acceptance Mask */
1567#define bfin_read_CAN_AM26H() bfin_read16(CAN_AM26H)
1568#define bfin_write_CAN_AM26H(val) bfin_write16(CAN_AM26H, val)
1569#define pCAN_AM27L ((uint16_t volatile *)CAN_AM27L) /* Mailbox 27 Low Acceptance Mask */
1570#define bfin_read_CAN_AM27L() bfin_read16(CAN_AM27L)
1571#define bfin_write_CAN_AM27L(val) bfin_write16(CAN_AM27L, val)
1572#define pCAN_AM27H ((uint16_t volatile *)CAN_AM27H) /* Mailbox 27 High Acceptance Mask */
1573#define bfin_read_CAN_AM27H() bfin_read16(CAN_AM27H)
1574#define bfin_write_CAN_AM27H(val) bfin_write16(CAN_AM27H, val)
1575#define pCAN_AM28L ((uint16_t volatile *)CAN_AM28L) /* Mailbox 28 Low Acceptance Mask */
1576#define bfin_read_CAN_AM28L() bfin_read16(CAN_AM28L)
1577#define bfin_write_CAN_AM28L(val) bfin_write16(CAN_AM28L, val)
1578#define pCAN_AM28H ((uint16_t volatile *)CAN_AM28H) /* Mailbox 28 High Acceptance Mask */
1579#define bfin_read_CAN_AM28H() bfin_read16(CAN_AM28H)
1580#define bfin_write_CAN_AM28H(val) bfin_write16(CAN_AM28H, val)
1581#define pCAN_AM29L ((uint16_t volatile *)CAN_AM29L) /* Mailbox 29 Low Acceptance Mask */
1582#define bfin_read_CAN_AM29L() bfin_read16(CAN_AM29L)
1583#define bfin_write_CAN_AM29L(val) bfin_write16(CAN_AM29L, val)
1584#define pCAN_AM29H ((uint16_t volatile *)CAN_AM29H) /* Mailbox 29 High Acceptance Mask */
1585#define bfin_read_CAN_AM29H() bfin_read16(CAN_AM29H)
1586#define bfin_write_CAN_AM29H(val) bfin_write16(CAN_AM29H, val)
1587#define pCAN_AM30L ((uint16_t volatile *)CAN_AM30L) /* Mailbox 30 Low Acceptance Mask */
1588#define bfin_read_CAN_AM30L() bfin_read16(CAN_AM30L)
1589#define bfin_write_CAN_AM30L(val) bfin_write16(CAN_AM30L, val)
1590#define pCAN_AM30H ((uint16_t volatile *)CAN_AM30H) /* Mailbox 30 High Acceptance Mask */
1591#define bfin_read_CAN_AM30H() bfin_read16(CAN_AM30H)
1592#define bfin_write_CAN_AM30H(val) bfin_write16(CAN_AM30H, val)
1593#define pCAN_AM31L ((uint16_t volatile *)CAN_AM31L) /* Mailbox 31 Low Acceptance Mask */
1594#define bfin_read_CAN_AM31L() bfin_read16(CAN_AM31L)
1595#define bfin_write_CAN_AM31L(val) bfin_write16(CAN_AM31L, val)
1596#define pCAN_AM31H ((uint16_t volatile *)CAN_AM31H) /* Mailbox 31 High Acceptance Mask */
1597#define bfin_read_CAN_AM31H() bfin_read16(CAN_AM31H)
1598#define bfin_write_CAN_AM31H(val) bfin_write16(CAN_AM31H, val)
1599#define pCAN_MB00_DATA0 ((uint16_t volatile *)CAN_MB00_DATA0) /* Mailbox 0 Data Word 0 [15:0] Register */
1600#define bfin_read_CAN_MB00_DATA0() bfin_read16(CAN_MB00_DATA0)
1601#define bfin_write_CAN_MB00_DATA0(val) bfin_write16(CAN_MB00_DATA0, val)
1602#define pCAN_MB00_DATA1 ((uint16_t volatile *)CAN_MB00_DATA1) /* Mailbox 0 Data Word 1 [31:16] Register */
1603#define bfin_read_CAN_MB00_DATA1() bfin_read16(CAN_MB00_DATA1)
1604#define bfin_write_CAN_MB00_DATA1(val) bfin_write16(CAN_MB00_DATA1, val)
1605#define pCAN_MB00_DATA2 ((uint16_t volatile *)CAN_MB00_DATA2) /* Mailbox 0 Data Word 2 [47:32] Register */
1606#define bfin_read_CAN_MB00_DATA2() bfin_read16(CAN_MB00_DATA2)
1607#define bfin_write_CAN_MB00_DATA2(val) bfin_write16(CAN_MB00_DATA2, val)
1608#define pCAN_MB00_DATA3 ((uint16_t volatile *)CAN_MB00_DATA3) /* Mailbox 0 Data Word 3 [63:48] Register */
1609#define bfin_read_CAN_MB00_DATA3() bfin_read16(CAN_MB00_DATA3)
1610#define bfin_write_CAN_MB00_DATA3(val) bfin_write16(CAN_MB00_DATA3, val)
1611#define pCAN_MB00_LENGTH ((uint16_t volatile *)CAN_MB00_LENGTH) /* Mailbox 0 Data Length Code Register */
1612#define bfin_read_CAN_MB00_LENGTH() bfin_read16(CAN_MB00_LENGTH)
1613#define bfin_write_CAN_MB00_LENGTH(val) bfin_write16(CAN_MB00_LENGTH, val)
1614#define pCAN_MB00_TIMESTAMP ((uint16_t volatile *)CAN_MB00_TIMESTAMP) /* Mailbox 0 Time Stamp Value Register */
1615#define bfin_read_CAN_MB00_TIMESTAMP() bfin_read16(CAN_MB00_TIMESTAMP)
1616#define bfin_write_CAN_MB00_TIMESTAMP(val) bfin_write16(CAN_MB00_TIMESTAMP, val)
1617#define pCAN_MB00_ID0 ((uint16_t volatile *)CAN_MB00_ID0) /* Mailbox 0 Identifier Low Register */
1618#define bfin_read_CAN_MB00_ID0() bfin_read16(CAN_MB00_ID0)
1619#define bfin_write_CAN_MB00_ID0(val) bfin_write16(CAN_MB00_ID0, val)
1620#define pCAN_MB00_ID1 ((uint16_t volatile *)CAN_MB00_ID1) /* Mailbox 0 Identifier High Register */
1621#define bfin_read_CAN_MB00_ID1() bfin_read16(CAN_MB00_ID1)
1622#define bfin_write_CAN_MB00_ID1(val) bfin_write16(CAN_MB00_ID1, val)
1623#define pCAN_MB01_DATA0 ((uint16_t volatile *)CAN_MB01_DATA0) /* Mailbox 1 Data Word 0 [15:0] Register */
1624#define bfin_read_CAN_MB01_DATA0() bfin_read16(CAN_MB01_DATA0)
1625#define bfin_write_CAN_MB01_DATA0(val) bfin_write16(CAN_MB01_DATA0, val)
1626#define pCAN_MB01_DATA1 ((uint16_t volatile *)CAN_MB01_DATA1) /* Mailbox 1 Data Word 1 [31:16] Register */
1627#define bfin_read_CAN_MB01_DATA1() bfin_read16(CAN_MB01_DATA1)
1628#define bfin_write_CAN_MB01_DATA1(val) bfin_write16(CAN_MB01_DATA1, val)
1629#define pCAN_MB01_DATA2 ((uint16_t volatile *)CAN_MB01_DATA2) /* Mailbox 1 Data Word 2 [47:32] Register */
1630#define bfin_read_CAN_MB01_DATA2() bfin_read16(CAN_MB01_DATA2)
1631#define bfin_write_CAN_MB01_DATA2(val) bfin_write16(CAN_MB01_DATA2, val)
1632#define pCAN_MB01_DATA3 ((uint16_t volatile *)CAN_MB01_DATA3) /* Mailbox 1 Data Word 3 [63:48] Register */
1633#define bfin_read_CAN_MB01_DATA3() bfin_read16(CAN_MB01_DATA3)
1634#define bfin_write_CAN_MB01_DATA3(val) bfin_write16(CAN_MB01_DATA3, val)
1635#define pCAN_MB01_LENGTH ((uint16_t volatile *)CAN_MB01_LENGTH) /* Mailbox 1 Data Length Code Register */
1636#define bfin_read_CAN_MB01_LENGTH() bfin_read16(CAN_MB01_LENGTH)
1637#define bfin_write_CAN_MB01_LENGTH(val) bfin_write16(CAN_MB01_LENGTH, val)
1638#define pCAN_MB01_TIMESTAMP ((uint16_t volatile *)CAN_MB01_TIMESTAMP) /* Mailbox 1 Time Stamp Value Register */
1639#define bfin_read_CAN_MB01_TIMESTAMP() bfin_read16(CAN_MB01_TIMESTAMP)
1640#define bfin_write_CAN_MB01_TIMESTAMP(val) bfin_write16(CAN_MB01_TIMESTAMP, val)
1641#define pCAN_MB01_ID0 ((uint16_t volatile *)CAN_MB01_ID0) /* Mailbox 1 Identifier Low Register */
1642#define bfin_read_CAN_MB01_ID0() bfin_read16(CAN_MB01_ID0)
1643#define bfin_write_CAN_MB01_ID0(val) bfin_write16(CAN_MB01_ID0, val)
1644#define pCAN_MB01_ID1 ((uint16_t volatile *)CAN_MB01_ID1) /* Mailbox 1 Identifier High Register */
1645#define bfin_read_CAN_MB01_ID1() bfin_read16(CAN_MB01_ID1)
1646#define bfin_write_CAN_MB01_ID1(val) bfin_write16(CAN_MB01_ID1, val)
1647#define pCAN_MB02_DATA0 ((uint16_t volatile *)CAN_MB02_DATA0) /* Mailbox 2 Data Word 0 [15:0] Register */
1648#define bfin_read_CAN_MB02_DATA0() bfin_read16(CAN_MB02_DATA0)
1649#define bfin_write_CAN_MB02_DATA0(val) bfin_write16(CAN_MB02_DATA0, val)
1650#define pCAN_MB02_DATA1 ((uint16_t volatile *)CAN_MB02_DATA1) /* Mailbox 2 Data Word 1 [31:16] Register */
1651#define bfin_read_CAN_MB02_DATA1() bfin_read16(CAN_MB02_DATA1)
1652#define bfin_write_CAN_MB02_DATA1(val) bfin_write16(CAN_MB02_DATA1, val)
1653#define pCAN_MB02_DATA2 ((uint16_t volatile *)CAN_MB02_DATA2) /* Mailbox 2 Data Word 2 [47:32] Register */
1654#define bfin_read_CAN_MB02_DATA2() bfin_read16(CAN_MB02_DATA2)
1655#define bfin_write_CAN_MB02_DATA2(val) bfin_write16(CAN_MB02_DATA2, val)
1656#define pCAN_MB02_DATA3 ((uint16_t volatile *)CAN_MB02_DATA3) /* Mailbox 2 Data Word 3 [63:48] Register */
1657#define bfin_read_CAN_MB02_DATA3() bfin_read16(CAN_MB02_DATA3)
1658#define bfin_write_CAN_MB02_DATA3(val) bfin_write16(CAN_MB02_DATA3, val)
1659#define pCAN_MB02_LENGTH ((uint16_t volatile *)CAN_MB02_LENGTH) /* Mailbox 2 Data Length Code Register */
1660#define bfin_read_CAN_MB02_LENGTH() bfin_read16(CAN_MB02_LENGTH)
1661#define bfin_write_CAN_MB02_LENGTH(val) bfin_write16(CAN_MB02_LENGTH, val)
1662#define pCAN_MB02_TIMESTAMP ((uint16_t volatile *)CAN_MB02_TIMESTAMP) /* Mailbox 2 Time Stamp Value Register */
1663#define bfin_read_CAN_MB02_TIMESTAMP() bfin_read16(CAN_MB02_TIMESTAMP)
1664#define bfin_write_CAN_MB02_TIMESTAMP(val) bfin_write16(CAN_MB02_TIMESTAMP, val)
1665#define pCAN_MB02_ID0 ((uint16_t volatile *)CAN_MB02_ID0) /* Mailbox 2 Identifier Low Register */
1666#define bfin_read_CAN_MB02_ID0() bfin_read16(CAN_MB02_ID0)
1667#define bfin_write_CAN_MB02_ID0(val) bfin_write16(CAN_MB02_ID0, val)
1668#define pCAN_MB02_ID1 ((uint16_t volatile *)CAN_MB02_ID1) /* Mailbox 2 Identifier High Register */
1669#define bfin_read_CAN_MB02_ID1() bfin_read16(CAN_MB02_ID1)
1670#define bfin_write_CAN_MB02_ID1(val) bfin_write16(CAN_MB02_ID1, val)
1671#define pCAN_MB03_DATA0 ((uint16_t volatile *)CAN_MB03_DATA0) /* Mailbox 3 Data Word 0 [15:0] Register */
1672#define bfin_read_CAN_MB03_DATA0() bfin_read16(CAN_MB03_DATA0)
1673#define bfin_write_CAN_MB03_DATA0(val) bfin_write16(CAN_MB03_DATA0, val)
1674#define pCAN_MB03_DATA1 ((uint16_t volatile *)CAN_MB03_DATA1) /* Mailbox 3 Data Word 1 [31:16] Register */
1675#define bfin_read_CAN_MB03_DATA1() bfin_read16(CAN_MB03_DATA1)
1676#define bfin_write_CAN_MB03_DATA1(val) bfin_write16(CAN_MB03_DATA1, val)
1677#define pCAN_MB03_DATA2 ((uint16_t volatile *)CAN_MB03_DATA2) /* Mailbox 3 Data Word 2 [47:32] Register */
1678#define bfin_read_CAN_MB03_DATA2() bfin_read16(CAN_MB03_DATA2)
1679#define bfin_write_CAN_MB03_DATA2(val) bfin_write16(CAN_MB03_DATA2, val)
1680#define pCAN_MB03_DATA3 ((uint16_t volatile *)CAN_MB03_DATA3) /* Mailbox 3 Data Word 3 [63:48] Register */
1681#define bfin_read_CAN_MB03_DATA3() bfin_read16(CAN_MB03_DATA3)
1682#define bfin_write_CAN_MB03_DATA3(val) bfin_write16(CAN_MB03_DATA3, val)
1683#define pCAN_MB03_LENGTH ((uint16_t volatile *)CAN_MB03_LENGTH) /* Mailbox 3 Data Length Code Register */
1684#define bfin_read_CAN_MB03_LENGTH() bfin_read16(CAN_MB03_LENGTH)
1685#define bfin_write_CAN_MB03_LENGTH(val) bfin_write16(CAN_MB03_LENGTH, val)
1686#define pCAN_MB03_TIMESTAMP ((uint16_t volatile *)CAN_MB03_TIMESTAMP) /* Mailbox 3 Time Stamp Value Register */
1687#define bfin_read_CAN_MB03_TIMESTAMP() bfin_read16(CAN_MB03_TIMESTAMP)
1688#define bfin_write_CAN_MB03_TIMESTAMP(val) bfin_write16(CAN_MB03_TIMESTAMP, val)
1689#define pCAN_MB03_ID0 ((uint16_t volatile *)CAN_MB03_ID0) /* Mailbox 3 Identifier Low Register */
1690#define bfin_read_CAN_MB03_ID0() bfin_read16(CAN_MB03_ID0)
1691#define bfin_write_CAN_MB03_ID0(val) bfin_write16(CAN_MB03_ID0, val)
1692#define pCAN_MB03_ID1 ((uint16_t volatile *)CAN_MB03_ID1) /* Mailbox 3 Identifier High Register */
1693#define bfin_read_CAN_MB03_ID1() bfin_read16(CAN_MB03_ID1)
1694#define bfin_write_CAN_MB03_ID1(val) bfin_write16(CAN_MB03_ID1, val)
1695#define pCAN_MB04_DATA0 ((uint16_t volatile *)CAN_MB04_DATA0) /* Mailbox 4 Data Word 0 [15:0] Register */
1696#define bfin_read_CAN_MB04_DATA0() bfin_read16(CAN_MB04_DATA0)
1697#define bfin_write_CAN_MB04_DATA0(val) bfin_write16(CAN_MB04_DATA0, val)
1698#define pCAN_MB04_DATA1 ((uint16_t volatile *)CAN_MB04_DATA1) /* Mailbox 4 Data Word 1 [31:16] Register */
1699#define bfin_read_CAN_MB04_DATA1() bfin_read16(CAN_MB04_DATA1)
1700#define bfin_write_CAN_MB04_DATA1(val) bfin_write16(CAN_MB04_DATA1, val)
1701#define pCAN_MB04_DATA2 ((uint16_t volatile *)CAN_MB04_DATA2) /* Mailbox 4 Data Word 2 [47:32] Register */
1702#define bfin_read_CAN_MB04_DATA2() bfin_read16(CAN_MB04_DATA2)
1703#define bfin_write_CAN_MB04_DATA2(val) bfin_write16(CAN_MB04_DATA2, val)
1704#define pCAN_MB04_DATA3 ((uint16_t volatile *)CAN_MB04_DATA3) /* Mailbox 4 Data Word 3 [63:48] Register */
1705#define bfin_read_CAN_MB04_DATA3() bfin_read16(CAN_MB04_DATA3)
1706#define bfin_write_CAN_MB04_DATA3(val) bfin_write16(CAN_MB04_DATA3, val)
1707#define pCAN_MB04_LENGTH ((uint16_t volatile *)CAN_MB04_LENGTH) /* Mailbox 4 Data Length Code Register */
1708#define bfin_read_CAN_MB04_LENGTH() bfin_read16(CAN_MB04_LENGTH)
1709#define bfin_write_CAN_MB04_LENGTH(val) bfin_write16(CAN_MB04_LENGTH, val)
1710#define pCAN_MB04_TIMESTAMP ((uint16_t volatile *)CAN_MB04_TIMESTAMP) /* Mailbox 4 Time Stamp Value Register */
1711#define bfin_read_CAN_MB04_TIMESTAMP() bfin_read16(CAN_MB04_TIMESTAMP)
1712#define bfin_write_CAN_MB04_TIMESTAMP(val) bfin_write16(CAN_MB04_TIMESTAMP, val)
1713#define pCAN_MB04_ID0 ((uint16_t volatile *)CAN_MB04_ID0) /* Mailbox 4 Identifier Low Register */
1714#define bfin_read_CAN_MB04_ID0() bfin_read16(CAN_MB04_ID0)
1715#define bfin_write_CAN_MB04_ID0(val) bfin_write16(CAN_MB04_ID0, val)
1716#define pCAN_MB04_ID1 ((uint16_t volatile *)CAN_MB04_ID1) /* Mailbox 4 Identifier High Register */
1717#define bfin_read_CAN_MB04_ID1() bfin_read16(CAN_MB04_ID1)
1718#define bfin_write_CAN_MB04_ID1(val) bfin_write16(CAN_MB04_ID1, val)
1719#define pCAN_MB05_DATA0 ((uint16_t volatile *)CAN_MB05_DATA0) /* Mailbox 5 Data Word 0 [15:0] Register */
1720#define bfin_read_CAN_MB05_DATA0() bfin_read16(CAN_MB05_DATA0)
1721#define bfin_write_CAN_MB05_DATA0(val) bfin_write16(CAN_MB05_DATA0, val)
1722#define pCAN_MB05_DATA1 ((uint16_t volatile *)CAN_MB05_DATA1) /* Mailbox 5 Data Word 1 [31:16] Register */
1723#define bfin_read_CAN_MB05_DATA1() bfin_read16(CAN_MB05_DATA1)
1724#define bfin_write_CAN_MB05_DATA1(val) bfin_write16(CAN_MB05_DATA1, val)
1725#define pCAN_MB05_DATA2 ((uint16_t volatile *)CAN_MB05_DATA2) /* Mailbox 5 Data Word 2 [47:32] Register */
1726#define bfin_read_CAN_MB05_DATA2() bfin_read16(CAN_MB05_DATA2)
1727#define bfin_write_CAN_MB05_DATA2(val) bfin_write16(CAN_MB05_DATA2, val)
1728#define pCAN_MB05_DATA3 ((uint16_t volatile *)CAN_MB05_DATA3) /* Mailbox 5 Data Word 3 [63:48] Register */
1729#define bfin_read_CAN_MB05_DATA3() bfin_read16(CAN_MB05_DATA3)
1730#define bfin_write_CAN_MB05_DATA3(val) bfin_write16(CAN_MB05_DATA3, val)
1731#define pCAN_MB05_LENGTH ((uint16_t volatile *)CAN_MB05_LENGTH) /* Mailbox 5 Data Length Code Register */
1732#define bfin_read_CAN_MB05_LENGTH() bfin_read16(CAN_MB05_LENGTH)
1733#define bfin_write_CAN_MB05_LENGTH(val) bfin_write16(CAN_MB05_LENGTH, val)
1734#define pCAN_MB05_TIMESTAMP ((uint16_t volatile *)CAN_MB05_TIMESTAMP) /* Mailbox 5 Time Stamp Value Register */
1735#define bfin_read_CAN_MB05_TIMESTAMP() bfin_read16(CAN_MB05_TIMESTAMP)
1736#define bfin_write_CAN_MB05_TIMESTAMP(val) bfin_write16(CAN_MB05_TIMESTAMP, val)
1737#define pCAN_MB05_ID0 ((uint16_t volatile *)CAN_MB05_ID0) /* Mailbox 5 Identifier Low Register */
1738#define bfin_read_CAN_MB05_ID0() bfin_read16(CAN_MB05_ID0)
1739#define bfin_write_CAN_MB05_ID0(val) bfin_write16(CAN_MB05_ID0, val)
1740#define pCAN_MB05_ID1 ((uint16_t volatile *)CAN_MB05_ID1) /* Mailbox 5 Identifier High Register */
1741#define bfin_read_CAN_MB05_ID1() bfin_read16(CAN_MB05_ID1)
1742#define bfin_write_CAN_MB05_ID1(val) bfin_write16(CAN_MB05_ID1, val)
1743#define pCAN_MB06_DATA0 ((uint16_t volatile *)CAN_MB06_DATA0) /* Mailbox 6 Data Word 0 [15:0] Register */
1744#define bfin_read_CAN_MB06_DATA0() bfin_read16(CAN_MB06_DATA0)
1745#define bfin_write_CAN_MB06_DATA0(val) bfin_write16(CAN_MB06_DATA0, val)
1746#define pCAN_MB06_DATA1 ((uint16_t volatile *)CAN_MB06_DATA1) /* Mailbox 6 Data Word 1 [31:16] Register */
1747#define bfin_read_CAN_MB06_DATA1() bfin_read16(CAN_MB06_DATA1)
1748#define bfin_write_CAN_MB06_DATA1(val) bfin_write16(CAN_MB06_DATA1, val)
1749#define pCAN_MB06_DATA2 ((uint16_t volatile *)CAN_MB06_DATA2) /* Mailbox 6 Data Word 2 [47:32] Register */
1750#define bfin_read_CAN_MB06_DATA2() bfin_read16(CAN_MB06_DATA2)
1751#define bfin_write_CAN_MB06_DATA2(val) bfin_write16(CAN_MB06_DATA2, val)
1752#define pCAN_MB06_DATA3 ((uint16_t volatile *)CAN_MB06_DATA3) /* Mailbox 6 Data Word 3 [63:48] Register */
1753#define bfin_read_CAN_MB06_DATA3() bfin_read16(CAN_MB06_DATA3)
1754#define bfin_write_CAN_MB06_DATA3(val) bfin_write16(CAN_MB06_DATA3, val)
1755#define pCAN_MB06_LENGTH ((uint16_t volatile *)CAN_MB06_LENGTH) /* Mailbox 6 Data Length Code Register */
1756#define bfin_read_CAN_MB06_LENGTH() bfin_read16(CAN_MB06_LENGTH)
1757#define bfin_write_CAN_MB06_LENGTH(val) bfin_write16(CAN_MB06_LENGTH, val)
1758#define pCAN_MB06_TIMESTAMP ((uint16_t volatile *)CAN_MB06_TIMESTAMP) /* Mailbox 6 Time Stamp Value Register */
1759#define bfin_read_CAN_MB06_TIMESTAMP() bfin_read16(CAN_MB06_TIMESTAMP)
1760#define bfin_write_CAN_MB06_TIMESTAMP(val) bfin_write16(CAN_MB06_TIMESTAMP, val)
1761#define pCAN_MB06_ID0 ((uint16_t volatile *)CAN_MB06_ID0) /* Mailbox 6 Identifier Low Register */
1762#define bfin_read_CAN_MB06_ID0() bfin_read16(CAN_MB06_ID0)
1763#define bfin_write_CAN_MB06_ID0(val) bfin_write16(CAN_MB06_ID0, val)
1764#define pCAN_MB06_ID1 ((uint16_t volatile *)CAN_MB06_ID1) /* Mailbox 6 Identifier High Register */
1765#define bfin_read_CAN_MB06_ID1() bfin_read16(CAN_MB06_ID1)
1766#define bfin_write_CAN_MB06_ID1(val) bfin_write16(CAN_MB06_ID1, val)
1767#define pCAN_MB07_DATA0 ((uint16_t volatile *)CAN_MB07_DATA0) /* Mailbox 7 Data Word 0 [15:0] Register */
1768#define bfin_read_CAN_MB07_DATA0() bfin_read16(CAN_MB07_DATA0)
1769#define bfin_write_CAN_MB07_DATA0(val) bfin_write16(CAN_MB07_DATA0, val)
1770#define pCAN_MB07_DATA1 ((uint16_t volatile *)CAN_MB07_DATA1) /* Mailbox 7 Data Word 1 [31:16] Register */
1771#define bfin_read_CAN_MB07_DATA1() bfin_read16(CAN_MB07_DATA1)
1772#define bfin_write_CAN_MB07_DATA1(val) bfin_write16(CAN_MB07_DATA1, val)
1773#define pCAN_MB07_DATA2 ((uint16_t volatile *)CAN_MB07_DATA2) /* Mailbox 7 Data Word 2 [47:32] Register */
1774#define bfin_read_CAN_MB07_DATA2() bfin_read16(CAN_MB07_DATA2)
1775#define bfin_write_CAN_MB07_DATA2(val) bfin_write16(CAN_MB07_DATA2, val)
1776#define pCAN_MB07_DATA3 ((uint16_t volatile *)CAN_MB07_DATA3) /* Mailbox 7 Data Word 3 [63:48] Register */
1777#define bfin_read_CAN_MB07_DATA3() bfin_read16(CAN_MB07_DATA3)
1778#define bfin_write_CAN_MB07_DATA3(val) bfin_write16(CAN_MB07_DATA3, val)
1779#define pCAN_MB07_LENGTH ((uint16_t volatile *)CAN_MB07_LENGTH) /* Mailbox 7 Data Length Code Register */
1780#define bfin_read_CAN_MB07_LENGTH() bfin_read16(CAN_MB07_LENGTH)
1781#define bfin_write_CAN_MB07_LENGTH(val) bfin_write16(CAN_MB07_LENGTH, val)
1782#define pCAN_MB07_TIMESTAMP ((uint16_t volatile *)CAN_MB07_TIMESTAMP) /* Mailbox 7 Time Stamp Value Register */
1783#define bfin_read_CAN_MB07_TIMESTAMP() bfin_read16(CAN_MB07_TIMESTAMP)
1784#define bfin_write_CAN_MB07_TIMESTAMP(val) bfin_write16(CAN_MB07_TIMESTAMP, val)
1785#define pCAN_MB07_ID0 ((uint16_t volatile *)CAN_MB07_ID0) /* Mailbox 7 Identifier Low Register */
1786#define bfin_read_CAN_MB07_ID0() bfin_read16(CAN_MB07_ID0)
1787#define bfin_write_CAN_MB07_ID0(val) bfin_write16(CAN_MB07_ID0, val)
1788#define pCAN_MB07_ID1 ((uint16_t volatile *)CAN_MB07_ID1) /* Mailbox 7 Identifier High Register */
1789#define bfin_read_CAN_MB07_ID1() bfin_read16(CAN_MB07_ID1)
1790#define bfin_write_CAN_MB07_ID1(val) bfin_write16(CAN_MB07_ID1, val)
1791#define pCAN_MB08_DATA0 ((uint16_t volatile *)CAN_MB08_DATA0) /* Mailbox 8 Data Word 0 [15:0] Register */
1792#define bfin_read_CAN_MB08_DATA0() bfin_read16(CAN_MB08_DATA0)
1793#define bfin_write_CAN_MB08_DATA0(val) bfin_write16(CAN_MB08_DATA0, val)
1794#define pCAN_MB08_DATA1 ((uint16_t volatile *)CAN_MB08_DATA1) /* Mailbox 8 Data Word 1 [31:16] Register */
1795#define bfin_read_CAN_MB08_DATA1() bfin_read16(CAN_MB08_DATA1)
1796#define bfin_write_CAN_MB08_DATA1(val) bfin_write16(CAN_MB08_DATA1, val)
1797#define pCAN_MB08_DATA2 ((uint16_t volatile *)CAN_MB08_DATA2) /* Mailbox 8 Data Word 2 [47:32] Register */
1798#define bfin_read_CAN_MB08_DATA2() bfin_read16(CAN_MB08_DATA2)
1799#define bfin_write_CAN_MB08_DATA2(val) bfin_write16(CAN_MB08_DATA2, val)
1800#define pCAN_MB08_DATA3 ((uint16_t volatile *)CAN_MB08_DATA3) /* Mailbox 8 Data Word 3 [63:48] Register */
1801#define bfin_read_CAN_MB08_DATA3() bfin_read16(CAN_MB08_DATA3)
1802#define bfin_write_CAN_MB08_DATA3(val) bfin_write16(CAN_MB08_DATA3, val)
1803#define pCAN_MB08_LENGTH ((uint16_t volatile *)CAN_MB08_LENGTH) /* Mailbox 8 Data Length Code Register */
1804#define bfin_read_CAN_MB08_LENGTH() bfin_read16(CAN_MB08_LENGTH)
1805#define bfin_write_CAN_MB08_LENGTH(val) bfin_write16(CAN_MB08_LENGTH, val)
1806#define pCAN_MB08_TIMESTAMP ((uint16_t volatile *)CAN_MB08_TIMESTAMP) /* Mailbox 8 Time Stamp Value Register */
1807#define bfin_read_CAN_MB08_TIMESTAMP() bfin_read16(CAN_MB08_TIMESTAMP)
1808#define bfin_write_CAN_MB08_TIMESTAMP(val) bfin_write16(CAN_MB08_TIMESTAMP, val)
1809#define pCAN_MB08_ID0 ((uint16_t volatile *)CAN_MB08_ID0) /* Mailbox 8 Identifier Low Register */
1810#define bfin_read_CAN_MB08_ID0() bfin_read16(CAN_MB08_ID0)
1811#define bfin_write_CAN_MB08_ID0(val) bfin_write16(CAN_MB08_ID0, val)
1812#define pCAN_MB08_ID1 ((uint16_t volatile *)CAN_MB08_ID1) /* Mailbox 8 Identifier High Register */
1813#define bfin_read_CAN_MB08_ID1() bfin_read16(CAN_MB08_ID1)
1814#define bfin_write_CAN_MB08_ID1(val) bfin_write16(CAN_MB08_ID1, val)
1815#define pCAN_MB09_DATA0 ((uint16_t volatile *)CAN_MB09_DATA0) /* Mailbox 9 Data Word 0 [15:0] Register */
1816#define bfin_read_CAN_MB09_DATA0() bfin_read16(CAN_MB09_DATA0)
1817#define bfin_write_CAN_MB09_DATA0(val) bfin_write16(CAN_MB09_DATA0, val)
1818#define pCAN_MB09_DATA1 ((uint16_t volatile *)CAN_MB09_DATA1) /* Mailbox 9 Data Word 1 [31:16] Register */
1819#define bfin_read_CAN_MB09_DATA1() bfin_read16(CAN_MB09_DATA1)
1820#define bfin_write_CAN_MB09_DATA1(val) bfin_write16(CAN_MB09_DATA1, val)
1821#define pCAN_MB09_DATA2 ((uint16_t volatile *)CAN_MB09_DATA2) /* Mailbox 9 Data Word 2 [47:32] Register */
1822#define bfin_read_CAN_MB09_DATA2() bfin_read16(CAN_MB09_DATA2)
1823#define bfin_write_CAN_MB09_DATA2(val) bfin_write16(CAN_MB09_DATA2, val)
1824#define pCAN_MB09_DATA3 ((uint16_t volatile *)CAN_MB09_DATA3) /* Mailbox 9 Data Word 3 [63:48] Register */
1825#define bfin_read_CAN_MB09_DATA3() bfin_read16(CAN_MB09_DATA3)
1826#define bfin_write_CAN_MB09_DATA3(val) bfin_write16(CAN_MB09_DATA3, val)
1827#define pCAN_MB09_LENGTH ((uint16_t volatile *)CAN_MB09_LENGTH) /* Mailbox 9 Data Length Code Register */
1828#define bfin_read_CAN_MB09_LENGTH() bfin_read16(CAN_MB09_LENGTH)
1829#define bfin_write_CAN_MB09_LENGTH(val) bfin_write16(CAN_MB09_LENGTH, val)
1830#define pCAN_MB09_TIMESTAMP ((uint16_t volatile *)CAN_MB09_TIMESTAMP) /* Mailbox 9 Time Stamp Value Register */
1831#define bfin_read_CAN_MB09_TIMESTAMP() bfin_read16(CAN_MB09_TIMESTAMP)
1832#define bfin_write_CAN_MB09_TIMESTAMP(val) bfin_write16(CAN_MB09_TIMESTAMP, val)
1833#define pCAN_MB09_ID0 ((uint16_t volatile *)CAN_MB09_ID0) /* Mailbox 9 Identifier Low Register */
1834#define bfin_read_CAN_MB09_ID0() bfin_read16(CAN_MB09_ID0)
1835#define bfin_write_CAN_MB09_ID0(val) bfin_write16(CAN_MB09_ID0, val)
1836#define pCAN_MB09_ID1 ((uint16_t volatile *)CAN_MB09_ID1) /* Mailbox 9 Identifier High Register */
1837#define bfin_read_CAN_MB09_ID1() bfin_read16(CAN_MB09_ID1)
1838#define bfin_write_CAN_MB09_ID1(val) bfin_write16(CAN_MB09_ID1, val)
1839#define pCAN_MB10_DATA0 ((uint16_t volatile *)CAN_MB10_DATA0) /* Mailbox 10 Data Word 0 [15:0] Register */
1840#define bfin_read_CAN_MB10_DATA0() bfin_read16(CAN_MB10_DATA0)
1841#define bfin_write_CAN_MB10_DATA0(val) bfin_write16(CAN_MB10_DATA0, val)
1842#define pCAN_MB10_DATA1 ((uint16_t volatile *)CAN_MB10_DATA1) /* Mailbox 10 Data Word 1 [31:16] Register */
1843#define bfin_read_CAN_MB10_DATA1() bfin_read16(CAN_MB10_DATA1)
1844#define bfin_write_CAN_MB10_DATA1(val) bfin_write16(CAN_MB10_DATA1, val)
1845#define pCAN_MB10_DATA2 ((uint16_t volatile *)CAN_MB10_DATA2) /* Mailbox 10 Data Word 2 [47:32] Register */
1846#define bfin_read_CAN_MB10_DATA2() bfin_read16(CAN_MB10_DATA2)
1847#define bfin_write_CAN_MB10_DATA2(val) bfin_write16(CAN_MB10_DATA2, val)
1848#define pCAN_MB10_DATA3 ((uint16_t volatile *)CAN_MB10_DATA3) /* Mailbox 10 Data Word 3 [63:48] Register */
1849#define bfin_read_CAN_MB10_DATA3() bfin_read16(CAN_MB10_DATA3)
1850#define bfin_write_CAN_MB10_DATA3(val) bfin_write16(CAN_MB10_DATA3, val)
1851#define pCAN_MB10_LENGTH ((uint16_t volatile *)CAN_MB10_LENGTH) /* Mailbox 10 Data Length Code Register */
1852#define bfin_read_CAN_MB10_LENGTH() bfin_read16(CAN_MB10_LENGTH)
1853#define bfin_write_CAN_MB10_LENGTH(val) bfin_write16(CAN_MB10_LENGTH, val)
1854#define pCAN_MB10_TIMESTAMP ((uint16_t volatile *)CAN_MB10_TIMESTAMP) /* Mailbox 10 Time Stamp Value Register */
1855#define bfin_read_CAN_MB10_TIMESTAMP() bfin_read16(CAN_MB10_TIMESTAMP)
1856#define bfin_write_CAN_MB10_TIMESTAMP(val) bfin_write16(CAN_MB10_TIMESTAMP, val)
1857#define pCAN_MB10_ID0 ((uint16_t volatile *)CAN_MB10_ID0) /* Mailbox 10 Identifier Low Register */
1858#define bfin_read_CAN_MB10_ID0() bfin_read16(CAN_MB10_ID0)
1859#define bfin_write_CAN_MB10_ID0(val) bfin_write16(CAN_MB10_ID0, val)
1860#define pCAN_MB10_ID1 ((uint16_t volatile *)CAN_MB10_ID1) /* Mailbox 10 Identifier High Register */
1861#define bfin_read_CAN_MB10_ID1() bfin_read16(CAN_MB10_ID1)
1862#define bfin_write_CAN_MB10_ID1(val) bfin_write16(CAN_MB10_ID1, val)
1863#define pCAN_MB11_DATA0 ((uint16_t volatile *)CAN_MB11_DATA0) /* Mailbox 11 Data Word 0 [15:0] Register */
1864#define bfin_read_CAN_MB11_DATA0() bfin_read16(CAN_MB11_DATA0)
1865#define bfin_write_CAN_MB11_DATA0(val) bfin_write16(CAN_MB11_DATA0, val)
1866#define pCAN_MB11_DATA1 ((uint16_t volatile *)CAN_MB11_DATA1) /* Mailbox 11 Data Word 1 [31:16] Register */
1867#define bfin_read_CAN_MB11_DATA1() bfin_read16(CAN_MB11_DATA1)
1868#define bfin_write_CAN_MB11_DATA1(val) bfin_write16(CAN_MB11_DATA1, val)
1869#define pCAN_MB11_DATA2 ((uint16_t volatile *)CAN_MB11_DATA2) /* Mailbox 11 Data Word 2 [47:32] Register */
1870#define bfin_read_CAN_MB11_DATA2() bfin_read16(CAN_MB11_DATA2)
1871#define bfin_write_CAN_MB11_DATA2(val) bfin_write16(CAN_MB11_DATA2, val)
1872#define pCAN_MB11_DATA3 ((uint16_t volatile *)CAN_MB11_DATA3) /* Mailbox 11 Data Word 3 [63:48] Register */
1873#define bfin_read_CAN_MB11_DATA3() bfin_read16(CAN_MB11_DATA3)
1874#define bfin_write_CAN_MB11_DATA3(val) bfin_write16(CAN_MB11_DATA3, val)
1875#define pCAN_MB11_LENGTH ((uint16_t volatile *)CAN_MB11_LENGTH) /* Mailbox 11 Data Length Code Register */
1876#define bfin_read_CAN_MB11_LENGTH() bfin_read16(CAN_MB11_LENGTH)
1877#define bfin_write_CAN_MB11_LENGTH(val) bfin_write16(CAN_MB11_LENGTH, val)
1878#define pCAN_MB11_TIMESTAMP ((uint16_t volatile *)CAN_MB11_TIMESTAMP) /* Mailbox 11 Time Stamp Value Register */
1879#define bfin_read_CAN_MB11_TIMESTAMP() bfin_read16(CAN_MB11_TIMESTAMP)
1880#define bfin_write_CAN_MB11_TIMESTAMP(val) bfin_write16(CAN_MB11_TIMESTAMP, val)
1881#define pCAN_MB11_ID0 ((uint16_t volatile *)CAN_MB11_ID0) /* Mailbox 11 Identifier Low Register */
1882#define bfin_read_CAN_MB11_ID0() bfin_read16(CAN_MB11_ID0)
1883#define bfin_write_CAN_MB11_ID0(val) bfin_write16(CAN_MB11_ID0, val)
1884#define pCAN_MB11_ID1 ((uint16_t volatile *)CAN_MB11_ID1) /* Mailbox 11 Identifier High Register */
1885#define bfin_read_CAN_MB11_ID1() bfin_read16(CAN_MB11_ID1)
1886#define bfin_write_CAN_MB11_ID1(val) bfin_write16(CAN_MB11_ID1, val)
1887#define pCAN_MB12_DATA0 ((uint16_t volatile *)CAN_MB12_DATA0) /* Mailbox 12 Data Word 0 [15:0] Register */
1888#define bfin_read_CAN_MB12_DATA0() bfin_read16(CAN_MB12_DATA0)
1889#define bfin_write_CAN_MB12_DATA0(val) bfin_write16(CAN_MB12_DATA0, val)
1890#define pCAN_MB12_DATA1 ((uint16_t volatile *)CAN_MB12_DATA1) /* Mailbox 12 Data Word 1 [31:16] Register */
1891#define bfin_read_CAN_MB12_DATA1() bfin_read16(CAN_MB12_DATA1)
1892#define bfin_write_CAN_MB12_DATA1(val) bfin_write16(CAN_MB12_DATA1, val)
1893#define pCAN_MB12_DATA2 ((uint16_t volatile *)CAN_MB12_DATA2) /* Mailbox 12 Data Word 2 [47:32] Register */
1894#define bfin_read_CAN_MB12_DATA2() bfin_read16(CAN_MB12_DATA2)
1895#define bfin_write_CAN_MB12_DATA2(val) bfin_write16(CAN_MB12_DATA2, val)
1896#define pCAN_MB12_DATA3 ((uint16_t volatile *)CAN_MB12_DATA3) /* Mailbox 12 Data Word 3 [63:48] Register */
1897#define bfin_read_CAN_MB12_DATA3() bfin_read16(CAN_MB12_DATA3)
1898#define bfin_write_CAN_MB12_DATA3(val) bfin_write16(CAN_MB12_DATA3, val)
1899#define pCAN_MB12_LENGTH ((uint16_t volatile *)CAN_MB12_LENGTH) /* Mailbox 12 Data Length Code Register */
1900#define bfin_read_CAN_MB12_LENGTH() bfin_read16(CAN_MB12_LENGTH)
1901#define bfin_write_CAN_MB12_LENGTH(val) bfin_write16(CAN_MB12_LENGTH, val)
1902#define pCAN_MB12_TIMESTAMP ((uint16_t volatile *)CAN_MB12_TIMESTAMP) /* Mailbox 12 Time Stamp Value Register */
1903#define bfin_read_CAN_MB12_TIMESTAMP() bfin_read16(CAN_MB12_TIMESTAMP)
1904#define bfin_write_CAN_MB12_TIMESTAMP(val) bfin_write16(CAN_MB12_TIMESTAMP, val)
1905#define pCAN_MB12_ID0 ((uint16_t volatile *)CAN_MB12_ID0) /* Mailbox 12 Identifier Low Register */
1906#define bfin_read_CAN_MB12_ID0() bfin_read16(CAN_MB12_ID0)
1907#define bfin_write_CAN_MB12_ID0(val) bfin_write16(CAN_MB12_ID0, val)
1908#define pCAN_MB12_ID1 ((uint16_t volatile *)CAN_MB12_ID1) /* Mailbox 12 Identifier High Register */
1909#define bfin_read_CAN_MB12_ID1() bfin_read16(CAN_MB12_ID1)
1910#define bfin_write_CAN_MB12_ID1(val) bfin_write16(CAN_MB12_ID1, val)
1911#define pCAN_MB13_DATA0 ((uint16_t volatile *)CAN_MB13_DATA0) /* Mailbox 13 Data Word 0 [15:0] Register */
1912#define bfin_read_CAN_MB13_DATA0() bfin_read16(CAN_MB13_DATA0)
1913#define bfin_write_CAN_MB13_DATA0(val) bfin_write16(CAN_MB13_DATA0, val)
1914#define pCAN_MB13_DATA1 ((uint16_t volatile *)CAN_MB13_DATA1) /* Mailbox 13 Data Word 1 [31:16] Register */
1915#define bfin_read_CAN_MB13_DATA1() bfin_read16(CAN_MB13_DATA1)
1916#define bfin_write_CAN_MB13_DATA1(val) bfin_write16(CAN_MB13_DATA1, val)
1917#define pCAN_MB13_DATA2 ((uint16_t volatile *)CAN_MB13_DATA2) /* Mailbox 13 Data Word 2 [47:32] Register */
1918#define bfin_read_CAN_MB13_DATA2() bfin_read16(CAN_MB13_DATA2)
1919#define bfin_write_CAN_MB13_DATA2(val) bfin_write16(CAN_MB13_DATA2, val)
1920#define pCAN_MB13_DATA3 ((uint16_t volatile *)CAN_MB13_DATA3) /* Mailbox 13 Data Word 3 [63:48] Register */
1921#define bfin_read_CAN_MB13_DATA3() bfin_read16(CAN_MB13_DATA3)
1922#define bfin_write_CAN_MB13_DATA3(val) bfin_write16(CAN_MB13_DATA3, val)
1923#define pCAN_MB13_LENGTH ((uint16_t volatile *)CAN_MB13_LENGTH) /* Mailbox 13 Data Length Code Register */
1924#define bfin_read_CAN_MB13_LENGTH() bfin_read16(CAN_MB13_LENGTH)
1925#define bfin_write_CAN_MB13_LENGTH(val) bfin_write16(CAN_MB13_LENGTH, val)
1926#define pCAN_MB13_TIMESTAMP ((uint16_t volatile *)CAN_MB13_TIMESTAMP) /* Mailbox 13 Time Stamp Value Register */
1927#define bfin_read_CAN_MB13_TIMESTAMP() bfin_read16(CAN_MB13_TIMESTAMP)
1928#define bfin_write_CAN_MB13_TIMESTAMP(val) bfin_write16(CAN_MB13_TIMESTAMP, val)
1929#define pCAN_MB13_ID0 ((uint16_t volatile *)CAN_MB13_ID0) /* Mailbox 13 Identifier Low Register */
1930#define bfin_read_CAN_MB13_ID0() bfin_read16(CAN_MB13_ID0)
1931#define bfin_write_CAN_MB13_ID0(val) bfin_write16(CAN_MB13_ID0, val)
1932#define pCAN_MB13_ID1 ((uint16_t volatile *)CAN_MB13_ID1) /* Mailbox 13 Identifier High Register */
1933#define bfin_read_CAN_MB13_ID1() bfin_read16(CAN_MB13_ID1)
1934#define bfin_write_CAN_MB13_ID1(val) bfin_write16(CAN_MB13_ID1, val)
1935#define pCAN_MB14_DATA0 ((uint16_t volatile *)CAN_MB14_DATA0) /* Mailbox 14 Data Word 0 [15:0] Register */
1936#define bfin_read_CAN_MB14_DATA0() bfin_read16(CAN_MB14_DATA0)
1937#define bfin_write_CAN_MB14_DATA0(val) bfin_write16(CAN_MB14_DATA0, val)
1938#define pCAN_MB14_DATA1 ((uint16_t volatile *)CAN_MB14_DATA1) /* Mailbox 14 Data Word 1 [31:16] Register */
1939#define bfin_read_CAN_MB14_DATA1() bfin_read16(CAN_MB14_DATA1)
1940#define bfin_write_CAN_MB14_DATA1(val) bfin_write16(CAN_MB14_DATA1, val)
1941#define pCAN_MB14_DATA2 ((uint16_t volatile *)CAN_MB14_DATA2) /* Mailbox 14 Data Word 2 [47:32] Register */
1942#define bfin_read_CAN_MB14_DATA2() bfin_read16(CAN_MB14_DATA2)
1943#define bfin_write_CAN_MB14_DATA2(val) bfin_write16(CAN_MB14_DATA2, val)
1944#define pCAN_MB14_DATA3 ((uint16_t volatile *)CAN_MB14_DATA3) /* Mailbox 14 Data Word 3 [63:48] Register */
1945#define bfin_read_CAN_MB14_DATA3() bfin_read16(CAN_MB14_DATA3)
1946#define bfin_write_CAN_MB14_DATA3(val) bfin_write16(CAN_MB14_DATA3, val)
1947#define pCAN_MB14_LENGTH ((uint16_t volatile *)CAN_MB14_LENGTH) /* Mailbox 14 Data Length Code Register */
1948#define bfin_read_CAN_MB14_LENGTH() bfin_read16(CAN_MB14_LENGTH)
1949#define bfin_write_CAN_MB14_LENGTH(val) bfin_write16(CAN_MB14_LENGTH, val)
1950#define pCAN_MB14_TIMESTAMP ((uint16_t volatile *)CAN_MB14_TIMESTAMP) /* Mailbox 14 Time Stamp Value Register */
1951#define bfin_read_CAN_MB14_TIMESTAMP() bfin_read16(CAN_MB14_TIMESTAMP)
1952#define bfin_write_CAN_MB14_TIMESTAMP(val) bfin_write16(CAN_MB14_TIMESTAMP, val)
1953#define pCAN_MB14_ID0 ((uint16_t volatile *)CAN_MB14_ID0) /* Mailbox 14 Identifier Low Register */
1954#define bfin_read_CAN_MB14_ID0() bfin_read16(CAN_MB14_ID0)
1955#define bfin_write_CAN_MB14_ID0(val) bfin_write16(CAN_MB14_ID0, val)
1956#define pCAN_MB14_ID1 ((uint16_t volatile *)CAN_MB14_ID1) /* Mailbox 14 Identifier High Register */
1957#define bfin_read_CAN_MB14_ID1() bfin_read16(CAN_MB14_ID1)
1958#define bfin_write_CAN_MB14_ID1(val) bfin_write16(CAN_MB14_ID1, val)
1959#define pCAN_MB15_DATA0 ((uint16_t volatile *)CAN_MB15_DATA0) /* Mailbox 15 Data Word 0 [15:0] Register */
1960#define bfin_read_CAN_MB15_DATA0() bfin_read16(CAN_MB15_DATA0)
1961#define bfin_write_CAN_MB15_DATA0(val) bfin_write16(CAN_MB15_DATA0, val)
1962#define pCAN_MB15_DATA1 ((uint16_t volatile *)CAN_MB15_DATA1) /* Mailbox 15 Data Word 1 [31:16] Register */
1963#define bfin_read_CAN_MB15_DATA1() bfin_read16(CAN_MB15_DATA1)
1964#define bfin_write_CAN_MB15_DATA1(val) bfin_write16(CAN_MB15_DATA1, val)
1965#define pCAN_MB15_DATA2 ((uint16_t volatile *)CAN_MB15_DATA2) /* Mailbox 15 Data Word 2 [47:32] Register */
1966#define bfin_read_CAN_MB15_DATA2() bfin_read16(CAN_MB15_DATA2)
1967#define bfin_write_CAN_MB15_DATA2(val) bfin_write16(CAN_MB15_DATA2, val)
1968#define pCAN_MB15_DATA3 ((uint16_t volatile *)CAN_MB15_DATA3) /* Mailbox 15 Data Word 3 [63:48] Register */
1969#define bfin_read_CAN_MB15_DATA3() bfin_read16(CAN_MB15_DATA3)
1970#define bfin_write_CAN_MB15_DATA3(val) bfin_write16(CAN_MB15_DATA3, val)
1971#define pCAN_MB15_LENGTH ((uint16_t volatile *)CAN_MB15_LENGTH) /* Mailbox 15 Data Length Code Register */
1972#define bfin_read_CAN_MB15_LENGTH() bfin_read16(CAN_MB15_LENGTH)
1973#define bfin_write_CAN_MB15_LENGTH(val) bfin_write16(CAN_MB15_LENGTH, val)
1974#define pCAN_MB15_TIMESTAMP ((uint16_t volatile *)CAN_MB15_TIMESTAMP) /* Mailbox 15 Time Stamp Value Register */
1975#define bfin_read_CAN_MB15_TIMESTAMP() bfin_read16(CAN_MB15_TIMESTAMP)
1976#define bfin_write_CAN_MB15_TIMESTAMP(val) bfin_write16(CAN_MB15_TIMESTAMP, val)
1977#define pCAN_MB15_ID0 ((uint16_t volatile *)CAN_MB15_ID0) /* Mailbox 15 Identifier Low Register */
1978#define bfin_read_CAN_MB15_ID0() bfin_read16(CAN_MB15_ID0)
1979#define bfin_write_CAN_MB15_ID0(val) bfin_write16(CAN_MB15_ID0, val)
1980#define pCAN_MB15_ID1 ((uint16_t volatile *)CAN_MB15_ID1) /* Mailbox 15 Identifier High Register */
1981#define bfin_read_CAN_MB15_ID1() bfin_read16(CAN_MB15_ID1)
1982#define bfin_write_CAN_MB15_ID1(val) bfin_write16(CAN_MB15_ID1, val)
1983#define pCAN_MB16_DATA0 ((uint16_t volatile *)CAN_MB16_DATA0) /* Mailbox 16 Data Word 0 [15:0] Register */
1984#define bfin_read_CAN_MB16_DATA0() bfin_read16(CAN_MB16_DATA0)
1985#define bfin_write_CAN_MB16_DATA0(val) bfin_write16(CAN_MB16_DATA0, val)
1986#define pCAN_MB16_DATA1 ((uint16_t volatile *)CAN_MB16_DATA1) /* Mailbox 16 Data Word 1 [31:16] Register */
1987#define bfin_read_CAN_MB16_DATA1() bfin_read16(CAN_MB16_DATA1)
1988#define bfin_write_CAN_MB16_DATA1(val) bfin_write16(CAN_MB16_DATA1, val)
1989#define pCAN_MB16_DATA2 ((uint16_t volatile *)CAN_MB16_DATA2) /* Mailbox 16 Data Word 2 [47:32] Register */
1990#define bfin_read_CAN_MB16_DATA2() bfin_read16(CAN_MB16_DATA2)
1991#define bfin_write_CAN_MB16_DATA2(val) bfin_write16(CAN_MB16_DATA2, val)
1992#define pCAN_MB16_DATA3 ((uint16_t volatile *)CAN_MB16_DATA3) /* Mailbox 16 Data Word 3 [63:48] Register */
1993#define bfin_read_CAN_MB16_DATA3() bfin_read16(CAN_MB16_DATA3)
1994#define bfin_write_CAN_MB16_DATA3(val) bfin_write16(CAN_MB16_DATA3, val)
1995#define pCAN_MB16_LENGTH ((uint16_t volatile *)CAN_MB16_LENGTH) /* Mailbox 16 Data Length Code Register */
1996#define bfin_read_CAN_MB16_LENGTH() bfin_read16(CAN_MB16_LENGTH)
1997#define bfin_write_CAN_MB16_LENGTH(val) bfin_write16(CAN_MB16_LENGTH, val)
1998#define pCAN_MB16_TIMESTAMP ((uint16_t volatile *)CAN_MB16_TIMESTAMP) /* Mailbox 16 Time Stamp Value Register */
1999#define bfin_read_CAN_MB16_TIMESTAMP() bfin_read16(CAN_MB16_TIMESTAMP)
2000#define bfin_write_CAN_MB16_TIMESTAMP(val) bfin_write16(CAN_MB16_TIMESTAMP, val)
2001#define pCAN_MB16_ID0 ((uint16_t volatile *)CAN_MB16_ID0) /* Mailbox 16 Identifier Low Register */
2002#define bfin_read_CAN_MB16_ID0() bfin_read16(CAN_MB16_ID0)
2003#define bfin_write_CAN_MB16_ID0(val) bfin_write16(CAN_MB16_ID0, val)
2004#define pCAN_MB16_ID1 ((uint16_t volatile *)CAN_MB16_ID1) /* Mailbox 16 Identifier High Register */
2005#define bfin_read_CAN_MB16_ID1() bfin_read16(CAN_MB16_ID1)
2006#define bfin_write_CAN_MB16_ID1(val) bfin_write16(CAN_MB16_ID1, val)
2007#define pCAN_MB17_DATA0 ((uint16_t volatile *)CAN_MB17_DATA0) /* Mailbox 17 Data Word 0 [15:0] Register */
2008#define bfin_read_CAN_MB17_DATA0() bfin_read16(CAN_MB17_DATA0)
2009#define bfin_write_CAN_MB17_DATA0(val) bfin_write16(CAN_MB17_DATA0, val)
2010#define pCAN_MB17_DATA1 ((uint16_t volatile *)CAN_MB17_DATA1) /* Mailbox 17 Data Word 1 [31:16] Register */
2011#define bfin_read_CAN_MB17_DATA1() bfin_read16(CAN_MB17_DATA1)
2012#define bfin_write_CAN_MB17_DATA1(val) bfin_write16(CAN_MB17_DATA1, val)
2013#define pCAN_MB17_DATA2 ((uint16_t volatile *)CAN_MB17_DATA2) /* Mailbox 17 Data Word 2 [47:32] Register */
2014#define bfin_read_CAN_MB17_DATA2() bfin_read16(CAN_MB17_DATA2)
2015#define bfin_write_CAN_MB17_DATA2(val) bfin_write16(CAN_MB17_DATA2, val)
2016#define pCAN_MB17_DATA3 ((uint16_t volatile *)CAN_MB17_DATA3) /* Mailbox 17 Data Word 3 [63:48] Register */
2017#define bfin_read_CAN_MB17_DATA3() bfin_read16(CAN_MB17_DATA3)
2018#define bfin_write_CAN_MB17_DATA3(val) bfin_write16(CAN_MB17_DATA3, val)
2019#define pCAN_MB17_LENGTH ((uint16_t volatile *)CAN_MB17_LENGTH) /* Mailbox 17 Data Length Code Register */
2020#define bfin_read_CAN_MB17_LENGTH() bfin_read16(CAN_MB17_LENGTH)
2021#define bfin_write_CAN_MB17_LENGTH(val) bfin_write16(CAN_MB17_LENGTH, val)
2022#define pCAN_MB17_TIMESTAMP ((uint16_t volatile *)CAN_MB17_TIMESTAMP) /* Mailbox 17 Time Stamp Value Register */
2023#define bfin_read_CAN_MB17_TIMESTAMP() bfin_read16(CAN_MB17_TIMESTAMP)
2024#define bfin_write_CAN_MB17_TIMESTAMP(val) bfin_write16(CAN_MB17_TIMESTAMP, val)
2025#define pCAN_MB17_ID0 ((uint16_t volatile *)CAN_MB17_ID0) /* Mailbox 17 Identifier Low Register */
2026#define bfin_read_CAN_MB17_ID0() bfin_read16(CAN_MB17_ID0)
2027#define bfin_write_CAN_MB17_ID0(val) bfin_write16(CAN_MB17_ID0, val)
2028#define pCAN_MB17_ID1 ((uint16_t volatile *)CAN_MB17_ID1) /* Mailbox 17 Identifier High Register */
2029#define bfin_read_CAN_MB17_ID1() bfin_read16(CAN_MB17_ID1)
2030#define bfin_write_CAN_MB17_ID1(val) bfin_write16(CAN_MB17_ID1, val)
2031#define pCAN_MB18_DATA0 ((uint16_t volatile *)CAN_MB18_DATA0) /* Mailbox 18 Data Word 0 [15:0] Register */
2032#define bfin_read_CAN_MB18_DATA0() bfin_read16(CAN_MB18_DATA0)
2033#define bfin_write_CAN_MB18_DATA0(val) bfin_write16(CAN_MB18_DATA0, val)
2034#define pCAN_MB18_DATA1 ((uint16_t volatile *)CAN_MB18_DATA1) /* Mailbox 18 Data Word 1 [31:16] Register */
2035#define bfin_read_CAN_MB18_DATA1() bfin_read16(CAN_MB18_DATA1)
2036#define bfin_write_CAN_MB18_DATA1(val) bfin_write16(CAN_MB18_DATA1, val)
2037#define pCAN_MB18_DATA2 ((uint16_t volatile *)CAN_MB18_DATA2) /* Mailbox 18 Data Word 2 [47:32] Register */
2038#define bfin_read_CAN_MB18_DATA2() bfin_read16(CAN_MB18_DATA2)
2039#define bfin_write_CAN_MB18_DATA2(val) bfin_write16(CAN_MB18_DATA2, val)
2040#define pCAN_MB18_DATA3 ((uint16_t volatile *)CAN_MB18_DATA3) /* Mailbox 18 Data Word 3 [63:48] Register */
2041#define bfin_read_CAN_MB18_DATA3() bfin_read16(CAN_MB18_DATA3)
2042#define bfin_write_CAN_MB18_DATA3(val) bfin_write16(CAN_MB18_DATA3, val)
2043#define pCAN_MB18_LENGTH ((uint16_t volatile *)CAN_MB18_LENGTH) /* Mailbox 18 Data Length Code Register */
2044#define bfin_read_CAN_MB18_LENGTH() bfin_read16(CAN_MB18_LENGTH)
2045#define bfin_write_CAN_MB18_LENGTH(val) bfin_write16(CAN_MB18_LENGTH, val)
2046#define pCAN_MB18_TIMESTAMP ((uint16_t volatile *)CAN_MB18_TIMESTAMP) /* Mailbox 18 Time Stamp Value Register */
2047#define bfin_read_CAN_MB18_TIMESTAMP() bfin_read16(CAN_MB18_TIMESTAMP)
2048#define bfin_write_CAN_MB18_TIMESTAMP(val) bfin_write16(CAN_MB18_TIMESTAMP, val)
2049#define pCAN_MB18_ID0 ((uint16_t volatile *)CAN_MB18_ID0) /* Mailbox 18 Identifier Low Register */
2050#define bfin_read_CAN_MB18_ID0() bfin_read16(CAN_MB18_ID0)
2051#define bfin_write_CAN_MB18_ID0(val) bfin_write16(CAN_MB18_ID0, val)
2052#define pCAN_MB18_ID1 ((uint16_t volatile *)CAN_MB18_ID1) /* Mailbox 18 Identifier High Register */
2053#define bfin_read_CAN_MB18_ID1() bfin_read16(CAN_MB18_ID1)
2054#define bfin_write_CAN_MB18_ID1(val) bfin_write16(CAN_MB18_ID1, val)
2055#define pCAN_MB19_DATA0 ((uint16_t volatile *)CAN_MB19_DATA0) /* Mailbox 19 Data Word 0 [15:0] Register */
2056#define bfin_read_CAN_MB19_DATA0() bfin_read16(CAN_MB19_DATA0)
2057#define bfin_write_CAN_MB19_DATA0(val) bfin_write16(CAN_MB19_DATA0, val)
2058#define pCAN_MB19_DATA1 ((uint16_t volatile *)CAN_MB19_DATA1) /* Mailbox 19 Data Word 1 [31:16] Register */
2059#define bfin_read_CAN_MB19_DATA1() bfin_read16(CAN_MB19_DATA1)
2060#define bfin_write_CAN_MB19_DATA1(val) bfin_write16(CAN_MB19_DATA1, val)
2061#define pCAN_MB19_DATA2 ((uint16_t volatile *)CAN_MB19_DATA2) /* Mailbox 19 Data Word 2 [47:32] Register */
2062#define bfin_read_CAN_MB19_DATA2() bfin_read16(CAN_MB19_DATA2)
2063#define bfin_write_CAN_MB19_DATA2(val) bfin_write16(CAN_MB19_DATA2, val)
2064#define pCAN_MB19_DATA3 ((uint16_t volatile *)CAN_MB19_DATA3) /* Mailbox 19 Data Word 3 [63:48] Register */
2065#define bfin_read_CAN_MB19_DATA3() bfin_read16(CAN_MB19_DATA3)
2066#define bfin_write_CAN_MB19_DATA3(val) bfin_write16(CAN_MB19_DATA3, val)
2067#define pCAN_MB19_LENGTH ((uint16_t volatile *)CAN_MB19_LENGTH) /* Mailbox 19 Data Length Code Register */
2068#define bfin_read_CAN_MB19_LENGTH() bfin_read16(CAN_MB19_LENGTH)
2069#define bfin_write_CAN_MB19_LENGTH(val) bfin_write16(CAN_MB19_LENGTH, val)
2070#define pCAN_MB19_TIMESTAMP ((uint16_t volatile *)CAN_MB19_TIMESTAMP) /* Mailbox 19 Time Stamp Value Register */
2071#define bfin_read_CAN_MB19_TIMESTAMP() bfin_read16(CAN_MB19_TIMESTAMP)
2072#define bfin_write_CAN_MB19_TIMESTAMP(val) bfin_write16(CAN_MB19_TIMESTAMP, val)
2073#define pCAN_MB19_ID0 ((uint16_t volatile *)CAN_MB19_ID0) /* Mailbox 19 Identifier Low Register */
2074#define bfin_read_CAN_MB19_ID0() bfin_read16(CAN_MB19_ID0)
2075#define bfin_write_CAN_MB19_ID0(val) bfin_write16(CAN_MB19_ID0, val)
2076#define pCAN_MB19_ID1 ((uint16_t volatile *)CAN_MB19_ID1) /* Mailbox 19 Identifier High Register */
2077#define bfin_read_CAN_MB19_ID1() bfin_read16(CAN_MB19_ID1)
2078#define bfin_write_CAN_MB19_ID1(val) bfin_write16(CAN_MB19_ID1, val)
2079#define pCAN_MB20_DATA0 ((uint16_t volatile *)CAN_MB20_DATA0) /* Mailbox 20 Data Word 0 [15:0] Register */
2080#define bfin_read_CAN_MB20_DATA0() bfin_read16(CAN_MB20_DATA0)
2081#define bfin_write_CAN_MB20_DATA0(val) bfin_write16(CAN_MB20_DATA0, val)
2082#define pCAN_MB20_DATA1 ((uint16_t volatile *)CAN_MB20_DATA1) /* Mailbox 20 Data Word 1 [31:16] Register */
2083#define bfin_read_CAN_MB20_DATA1() bfin_read16(CAN_MB20_DATA1)
2084#define bfin_write_CAN_MB20_DATA1(val) bfin_write16(CAN_MB20_DATA1, val)
2085#define pCAN_MB20_DATA2 ((uint16_t volatile *)CAN_MB20_DATA2) /* Mailbox 20 Data Word 2 [47:32] Register */
2086#define bfin_read_CAN_MB20_DATA2() bfin_read16(CAN_MB20_DATA2)
2087#define bfin_write_CAN_MB20_DATA2(val) bfin_write16(CAN_MB20_DATA2, val)
2088#define pCAN_MB20_DATA3 ((uint16_t volatile *)CAN_MB20_DATA3) /* Mailbox 20 Data Word 3 [63:48] Register */
2089#define bfin_read_CAN_MB20_DATA3() bfin_read16(CAN_MB20_DATA3)
2090#define bfin_write_CAN_MB20_DATA3(val) bfin_write16(CAN_MB20_DATA3, val)
2091#define pCAN_MB20_LENGTH ((uint16_t volatile *)CAN_MB20_LENGTH) /* Mailbox 20 Data Length Code Register */
2092#define bfin_read_CAN_MB20_LENGTH() bfin_read16(CAN_MB20_LENGTH)
2093#define bfin_write_CAN_MB20_LENGTH(val) bfin_write16(CAN_MB20_LENGTH, val)
2094#define pCAN_MB20_TIMESTAMP ((uint16_t volatile *)CAN_MB20_TIMESTAMP) /* Mailbox 20 Time Stamp Value Register */
2095#define bfin_read_CAN_MB20_TIMESTAMP() bfin_read16(CAN_MB20_TIMESTAMP)
2096#define bfin_write_CAN_MB20_TIMESTAMP(val) bfin_write16(CAN_MB20_TIMESTAMP, val)
2097#define pCAN_MB20_ID0 ((uint16_t volatile *)CAN_MB20_ID0) /* Mailbox 20 Identifier Low Register */
2098#define bfin_read_CAN_MB20_ID0() bfin_read16(CAN_MB20_ID0)
2099#define bfin_write_CAN_MB20_ID0(val) bfin_write16(CAN_MB20_ID0, val)
2100#define pCAN_MB20_ID1 ((uint16_t volatile *)CAN_MB20_ID1) /* Mailbox 20 Identifier High Register */
2101#define bfin_read_CAN_MB20_ID1() bfin_read16(CAN_MB20_ID1)
2102#define bfin_write_CAN_MB20_ID1(val) bfin_write16(CAN_MB20_ID1, val)
2103#define pCAN_MB21_DATA0 ((uint16_t volatile *)CAN_MB21_DATA0) /* Mailbox 21 Data Word 0 [15:0] Register */
2104#define bfin_read_CAN_MB21_DATA0() bfin_read16(CAN_MB21_DATA0)
2105#define bfin_write_CAN_MB21_DATA0(val) bfin_write16(CAN_MB21_DATA0, val)
2106#define pCAN_MB21_DATA1 ((uint16_t volatile *)CAN_MB21_DATA1) /* Mailbox 21 Data Word 1 [31:16] Register */
2107#define bfin_read_CAN_MB21_DATA1() bfin_read16(CAN_MB21_DATA1)
2108#define bfin_write_CAN_MB21_DATA1(val) bfin_write16(CAN_MB21_DATA1, val)
2109#define pCAN_MB21_DATA2 ((uint16_t volatile *)CAN_MB21_DATA2) /* Mailbox 21 Data Word 2 [47:32] Register */
2110#define bfin_read_CAN_MB21_DATA2() bfin_read16(CAN_MB21_DATA2)
2111#define bfin_write_CAN_MB21_DATA2(val) bfin_write16(CAN_MB21_DATA2, val)
2112#define pCAN_MB21_DATA3 ((uint16_t volatile *)CAN_MB21_DATA3) /* Mailbox 21 Data Word 3 [63:48] Register */
2113#define bfin_read_CAN_MB21_DATA3() bfin_read16(CAN_MB21_DATA3)
2114#define bfin_write_CAN_MB21_DATA3(val) bfin_write16(CAN_MB21_DATA3, val)
2115#define pCAN_MB21_LENGTH ((uint16_t volatile *)CAN_MB21_LENGTH) /* Mailbox 21 Data Length Code Register */
2116#define bfin_read_CAN_MB21_LENGTH() bfin_read16(CAN_MB21_LENGTH)
2117#define bfin_write_CAN_MB21_LENGTH(val) bfin_write16(CAN_MB21_LENGTH, val)
2118#define pCAN_MB21_TIMESTAMP ((uint16_t volatile *)CAN_MB21_TIMESTAMP) /* Mailbox 21 Time Stamp Value Register */
2119#define bfin_read_CAN_MB21_TIMESTAMP() bfin_read16(CAN_MB21_TIMESTAMP)
2120#define bfin_write_CAN_MB21_TIMESTAMP(val) bfin_write16(CAN_MB21_TIMESTAMP, val)
2121#define pCAN_MB21_ID0 ((uint16_t volatile *)CAN_MB21_ID0) /* Mailbox 21 Identifier Low Register */
2122#define bfin_read_CAN_MB21_ID0() bfin_read16(CAN_MB21_ID0)
2123#define bfin_write_CAN_MB21_ID0(val) bfin_write16(CAN_MB21_ID0, val)
2124#define pCAN_MB21_ID1 ((uint16_t volatile *)CAN_MB21_ID1) /* Mailbox 21 Identifier High Register */
2125#define bfin_read_CAN_MB21_ID1() bfin_read16(CAN_MB21_ID1)
2126#define bfin_write_CAN_MB21_ID1(val) bfin_write16(CAN_MB21_ID1, val)
2127#define pCAN_MB22_DATA0 ((uint16_t volatile *)CAN_MB22_DATA0) /* Mailbox 22 Data Word 0 [15:0] Register */
2128#define bfin_read_CAN_MB22_DATA0() bfin_read16(CAN_MB22_DATA0)
2129#define bfin_write_CAN_MB22_DATA0(val) bfin_write16(CAN_MB22_DATA0, val)
2130#define pCAN_MB22_DATA1 ((uint16_t volatile *)CAN_MB22_DATA1) /* Mailbox 22 Data Word 1 [31:16] Register */
2131#define bfin_read_CAN_MB22_DATA1() bfin_read16(CAN_MB22_DATA1)
2132#define bfin_write_CAN_MB22_DATA1(val) bfin_write16(CAN_MB22_DATA1, val)
2133#define pCAN_MB22_DATA2 ((uint16_t volatile *)CAN_MB22_DATA2) /* Mailbox 22 Data Word 2 [47:32] Register */
2134#define bfin_read_CAN_MB22_DATA2() bfin_read16(CAN_MB22_DATA2)
2135#define bfin_write_CAN_MB22_DATA2(val) bfin_write16(CAN_MB22_DATA2, val)
2136#define pCAN_MB22_DATA3 ((uint16_t volatile *)CAN_MB22_DATA3) /* Mailbox 22 Data Word 3 [63:48] Register */
2137#define bfin_read_CAN_MB22_DATA3() bfin_read16(CAN_MB22_DATA3)
2138#define bfin_write_CAN_MB22_DATA3(val) bfin_write16(CAN_MB22_DATA3, val)
2139#define pCAN_MB22_LENGTH ((uint16_t volatile *)CAN_MB22_LENGTH) /* Mailbox 22 Data Length Code Register */
2140#define bfin_read_CAN_MB22_LENGTH() bfin_read16(CAN_MB22_LENGTH)
2141#define bfin_write_CAN_MB22_LENGTH(val) bfin_write16(CAN_MB22_LENGTH, val)
2142#define pCAN_MB22_TIMESTAMP ((uint16_t volatile *)CAN_MB22_TIMESTAMP) /* Mailbox 22 Time Stamp Value Register */
2143#define bfin_read_CAN_MB22_TIMESTAMP() bfin_read16(CAN_MB22_TIMESTAMP)
2144#define bfin_write_CAN_MB22_TIMESTAMP(val) bfin_write16(CAN_MB22_TIMESTAMP, val)
2145#define pCAN_MB22_ID0 ((uint16_t volatile *)CAN_MB22_ID0) /* Mailbox 22 Identifier Low Register */
2146#define bfin_read_CAN_MB22_ID0() bfin_read16(CAN_MB22_ID0)
2147#define bfin_write_CAN_MB22_ID0(val) bfin_write16(CAN_MB22_ID0, val)
2148#define pCAN_MB22_ID1 ((uint16_t volatile *)CAN_MB22_ID1) /* Mailbox 22 Identifier High Register */
2149#define bfin_read_CAN_MB22_ID1() bfin_read16(CAN_MB22_ID1)
2150#define bfin_write_CAN_MB22_ID1(val) bfin_write16(CAN_MB22_ID1, val)
2151#define pCAN_MB23_DATA0 ((uint16_t volatile *)CAN_MB23_DATA0) /* Mailbox 23 Data Word 0 [15:0] Register */
2152#define bfin_read_CAN_MB23_DATA0() bfin_read16(CAN_MB23_DATA0)
2153#define bfin_write_CAN_MB23_DATA0(val) bfin_write16(CAN_MB23_DATA0, val)
2154#define pCAN_MB23_DATA1 ((uint16_t volatile *)CAN_MB23_DATA1) /* Mailbox 23 Data Word 1 [31:16] Register */
2155#define bfin_read_CAN_MB23_DATA1() bfin_read16(CAN_MB23_DATA1)
2156#define bfin_write_CAN_MB23_DATA1(val) bfin_write16(CAN_MB23_DATA1, val)
2157#define pCAN_MB23_DATA2 ((uint16_t volatile *)CAN_MB23_DATA2) /* Mailbox 23 Data Word 2 [47:32] Register */
2158#define bfin_read_CAN_MB23_DATA2() bfin_read16(CAN_MB23_DATA2)
2159#define bfin_write_CAN_MB23_DATA2(val) bfin_write16(CAN_MB23_DATA2, val)
2160#define pCAN_MB23_DATA3 ((uint16_t volatile *)CAN_MB23_DATA3) /* Mailbox 23 Data Word 3 [63:48] Register */
2161#define bfin_read_CAN_MB23_DATA3() bfin_read16(CAN_MB23_DATA3)
2162#define bfin_write_CAN_MB23_DATA3(val) bfin_write16(CAN_MB23_DATA3, val)
2163#define pCAN_MB23_LENGTH ((uint16_t volatile *)CAN_MB23_LENGTH) /* Mailbox 23 Data Length Code Register */
2164#define bfin_read_CAN_MB23_LENGTH() bfin_read16(CAN_MB23_LENGTH)
2165#define bfin_write_CAN_MB23_LENGTH(val) bfin_write16(CAN_MB23_LENGTH, val)
2166#define pCAN_MB23_TIMESTAMP ((uint16_t volatile *)CAN_MB23_TIMESTAMP) /* Mailbox 23 Time Stamp Value Register */
2167#define bfin_read_CAN_MB23_TIMESTAMP() bfin_read16(CAN_MB23_TIMESTAMP)
2168#define bfin_write_CAN_MB23_TIMESTAMP(val) bfin_write16(CAN_MB23_TIMESTAMP, val)
2169#define pCAN_MB23_ID0 ((uint16_t volatile *)CAN_MB23_ID0) /* Mailbox 23 Identifier Low Register */
2170#define bfin_read_CAN_MB23_ID0() bfin_read16(CAN_MB23_ID0)
2171#define bfin_write_CAN_MB23_ID0(val) bfin_write16(CAN_MB23_ID0, val)
2172#define pCAN_MB23_ID1 ((uint16_t volatile *)CAN_MB23_ID1) /* Mailbox 23 Identifier High Register */
2173#define bfin_read_CAN_MB23_ID1() bfin_read16(CAN_MB23_ID1)
2174#define bfin_write_CAN_MB23_ID1(val) bfin_write16(CAN_MB23_ID1, val)
2175#define pCAN_MB24_DATA0 ((uint16_t volatile *)CAN_MB24_DATA0) /* Mailbox 24 Data Word 0 [15:0] Register */
2176#define bfin_read_CAN_MB24_DATA0() bfin_read16(CAN_MB24_DATA0)
2177#define bfin_write_CAN_MB24_DATA0(val) bfin_write16(CAN_MB24_DATA0, val)
2178#define pCAN_MB24_DATA1 ((uint16_t volatile *)CAN_MB24_DATA1) /* Mailbox 24 Data Word 1 [31:16] Register */
2179#define bfin_read_CAN_MB24_DATA1() bfin_read16(CAN_MB24_DATA1)
2180#define bfin_write_CAN_MB24_DATA1(val) bfin_write16(CAN_MB24_DATA1, val)
2181#define pCAN_MB24_DATA2 ((uint16_t volatile *)CAN_MB24_DATA2) /* Mailbox 24 Data Word 2 [47:32] Register */
2182#define bfin_read_CAN_MB24_DATA2() bfin_read16(CAN_MB24_DATA2)
2183#define bfin_write_CAN_MB24_DATA2(val) bfin_write16(CAN_MB24_DATA2, val)
2184#define pCAN_MB24_DATA3 ((uint16_t volatile *)CAN_MB24_DATA3) /* Mailbox 24 Data Word 3 [63:48] Register */
2185#define bfin_read_CAN_MB24_DATA3() bfin_read16(CAN_MB24_DATA3)
2186#define bfin_write_CAN_MB24_DATA3(val) bfin_write16(CAN_MB24_DATA3, val)
2187#define pCAN_MB24_LENGTH ((uint16_t volatile *)CAN_MB24_LENGTH) /* Mailbox 24 Data Length Code Register */
2188#define bfin_read_CAN_MB24_LENGTH() bfin_read16(CAN_MB24_LENGTH)
2189#define bfin_write_CAN_MB24_LENGTH(val) bfin_write16(CAN_MB24_LENGTH, val)
2190#define pCAN_MB24_TIMESTAMP ((uint16_t volatile *)CAN_MB24_TIMESTAMP) /* Mailbox 24 Time Stamp Value Register */
2191#define bfin_read_CAN_MB24_TIMESTAMP() bfin_read16(CAN_MB24_TIMESTAMP)
2192#define bfin_write_CAN_MB24_TIMESTAMP(val) bfin_write16(CAN_MB24_TIMESTAMP, val)
2193#define pCAN_MB24_ID0 ((uint16_t volatile *)CAN_MB24_ID0) /* Mailbox 24 Identifier Low Register */
2194#define bfin_read_CAN_MB24_ID0() bfin_read16(CAN_MB24_ID0)
2195#define bfin_write_CAN_MB24_ID0(val) bfin_write16(CAN_MB24_ID0, val)
2196#define pCAN_MB24_ID1 ((uint16_t volatile *)CAN_MB24_ID1) /* Mailbox 24 Identifier High Register */
2197#define bfin_read_CAN_MB24_ID1() bfin_read16(CAN_MB24_ID1)
2198#define bfin_write_CAN_MB24_ID1(val) bfin_write16(CAN_MB24_ID1, val)
2199#define pCAN_MB25_DATA0 ((uint16_t volatile *)CAN_MB25_DATA0) /* Mailbox 25 Data Word 0 [15:0] Register */
2200#define bfin_read_CAN_MB25_DATA0() bfin_read16(CAN_MB25_DATA0)
2201#define bfin_write_CAN_MB25_DATA0(val) bfin_write16(CAN_MB25_DATA0, val)
2202#define pCAN_MB25_DATA1 ((uint16_t volatile *)CAN_MB25_DATA1) /* Mailbox 25 Data Word 1 [31:16] Register */
2203#define bfin_read_CAN_MB25_DATA1() bfin_read16(CAN_MB25_DATA1)
2204#define bfin_write_CAN_MB25_DATA1(val) bfin_write16(CAN_MB25_DATA1, val)
2205#define pCAN_MB25_DATA2 ((uint16_t volatile *)CAN_MB25_DATA2) /* Mailbox 25 Data Word 2 [47:32] Register */
2206#define bfin_read_CAN_MB25_DATA2() bfin_read16(CAN_MB25_DATA2)
2207#define bfin_write_CAN_MB25_DATA2(val) bfin_write16(CAN_MB25_DATA2, val)
2208#define pCAN_MB25_DATA3 ((uint16_t volatile *)CAN_MB25_DATA3) /* Mailbox 25 Data Word 3 [63:48] Register */
2209#define bfin_read_CAN_MB25_DATA3() bfin_read16(CAN_MB25_DATA3)
2210#define bfin_write_CAN_MB25_DATA3(val) bfin_write16(CAN_MB25_DATA3, val)
2211#define pCAN_MB25_LENGTH ((uint16_t volatile *)CAN_MB25_LENGTH) /* Mailbox 25 Data Length Code Register */
2212#define bfin_read_CAN_MB25_LENGTH() bfin_read16(CAN_MB25_LENGTH)
2213#define bfin_write_CAN_MB25_LENGTH(val) bfin_write16(CAN_MB25_LENGTH, val)
2214#define pCAN_MB25_TIMESTAMP ((uint16_t volatile *)CAN_MB25_TIMESTAMP) /* Mailbox 25 Time Stamp Value Register */
2215#define bfin_read_CAN_MB25_TIMESTAMP() bfin_read16(CAN_MB25_TIMESTAMP)
2216#define bfin_write_CAN_MB25_TIMESTAMP(val) bfin_write16(CAN_MB25_TIMESTAMP, val)
2217#define pCAN_MB25_ID0 ((uint16_t volatile *)CAN_MB25_ID0) /* Mailbox 25 Identifier Low Register */
2218#define bfin_read_CAN_MB25_ID0() bfin_read16(CAN_MB25_ID0)
2219#define bfin_write_CAN_MB25_ID0(val) bfin_write16(CAN_MB25_ID0, val)
2220#define pCAN_MB25_ID1 ((uint16_t volatile *)CAN_MB25_ID1) /* Mailbox 25 Identifier High Register */
2221#define bfin_read_CAN_MB25_ID1() bfin_read16(CAN_MB25_ID1)
2222#define bfin_write_CAN_MB25_ID1(val) bfin_write16(CAN_MB25_ID1, val)
2223#define pCAN_MB26_DATA0 ((uint16_t volatile *)CAN_MB26_DATA0) /* Mailbox 26 Data Word 0 [15:0] Register */
2224#define bfin_read_CAN_MB26_DATA0() bfin_read16(CAN_MB26_DATA0)
2225#define bfin_write_CAN_MB26_DATA0(val) bfin_write16(CAN_MB26_DATA0, val)
2226#define pCAN_MB26_DATA1 ((uint16_t volatile *)CAN_MB26_DATA1) /* Mailbox 26 Data Word 1 [31:16] Register */
2227#define bfin_read_CAN_MB26_DATA1() bfin_read16(CAN_MB26_DATA1)
2228#define bfin_write_CAN_MB26_DATA1(val) bfin_write16(CAN_MB26_DATA1, val)
2229#define pCAN_MB26_DATA2 ((uint16_t volatile *)CAN_MB26_DATA2) /* Mailbox 26 Data Word 2 [47:32] Register */
2230#define bfin_read_CAN_MB26_DATA2() bfin_read16(CAN_MB26_DATA2)
2231#define bfin_write_CAN_MB26_DATA2(val) bfin_write16(CAN_MB26_DATA2, val)
2232#define pCAN_MB26_DATA3 ((uint16_t volatile *)CAN_MB26_DATA3) /* Mailbox 26 Data Word 3 [63:48] Register */
2233#define bfin_read_CAN_MB26_DATA3() bfin_read16(CAN_MB26_DATA3)
2234#define bfin_write_CAN_MB26_DATA3(val) bfin_write16(CAN_MB26_DATA3, val)
2235#define pCAN_MB26_LENGTH ((uint16_t volatile *)CAN_MB26_LENGTH) /* Mailbox 26 Data Length Code Register */
2236#define bfin_read_CAN_MB26_LENGTH() bfin_read16(CAN_MB26_LENGTH)
2237#define bfin_write_CAN_MB26_LENGTH(val) bfin_write16(CAN_MB26_LENGTH, val)
2238#define pCAN_MB26_TIMESTAMP ((uint16_t volatile *)CAN_MB26_TIMESTAMP) /* Mailbox 26 Time Stamp Value Register */
2239#define bfin_read_CAN_MB26_TIMESTAMP() bfin_read16(CAN_MB26_TIMESTAMP)
2240#define bfin_write_CAN_MB26_TIMESTAMP(val) bfin_write16(CAN_MB26_TIMESTAMP, val)
2241#define pCAN_MB26_ID0 ((uint16_t volatile *)CAN_MB26_ID0) /* Mailbox 26 Identifier Low Register */
2242#define bfin_read_CAN_MB26_ID0() bfin_read16(CAN_MB26_ID0)
2243#define bfin_write_CAN_MB26_ID0(val) bfin_write16(CAN_MB26_ID0, val)
2244#define pCAN_MB26_ID1 ((uint16_t volatile *)CAN_MB26_ID1) /* Mailbox 26 Identifier High Register */
2245#define bfin_read_CAN_MB26_ID1() bfin_read16(CAN_MB26_ID1)
2246#define bfin_write_CAN_MB26_ID1(val) bfin_write16(CAN_MB26_ID1, val)
2247#define pCAN_MB27_DATA0 ((uint16_t volatile *)CAN_MB27_DATA0) /* Mailbox 27 Data Word 0 [15:0] Register */
2248#define bfin_read_CAN_MB27_DATA0() bfin_read16(CAN_MB27_DATA0)
2249#define bfin_write_CAN_MB27_DATA0(val) bfin_write16(CAN_MB27_DATA0, val)
2250#define pCAN_MB27_DATA1 ((uint16_t volatile *)CAN_MB27_DATA1) /* Mailbox 27 Data Word 1 [31:16] Register */
2251#define bfin_read_CAN_MB27_DATA1() bfin_read16(CAN_MB27_DATA1)
2252#define bfin_write_CAN_MB27_DATA1(val) bfin_write16(CAN_MB27_DATA1, val)
2253#define pCAN_MB27_DATA2 ((uint16_t volatile *)CAN_MB27_DATA2) /* Mailbox 27 Data Word 2 [47:32] Register */
2254#define bfin_read_CAN_MB27_DATA2() bfin_read16(CAN_MB27_DATA2)
2255#define bfin_write_CAN_MB27_DATA2(val) bfin_write16(CAN_MB27_DATA2, val)
2256#define pCAN_MB27_DATA3 ((uint16_t volatile *)CAN_MB27_DATA3) /* Mailbox 27 Data Word 3 [63:48] Register */
2257#define bfin_read_CAN_MB27_DATA3() bfin_read16(CAN_MB27_DATA3)
2258#define bfin_write_CAN_MB27_DATA3(val) bfin_write16(CAN_MB27_DATA3, val)
2259#define pCAN_MB27_LENGTH ((uint16_t volatile *)CAN_MB27_LENGTH) /* Mailbox 27 Data Length Code Register */
2260#define bfin_read_CAN_MB27_LENGTH() bfin_read16(CAN_MB27_LENGTH)
2261#define bfin_write_CAN_MB27_LENGTH(val) bfin_write16(CAN_MB27_LENGTH, val)
2262#define pCAN_MB27_TIMESTAMP ((uint16_t volatile *)CAN_MB27_TIMESTAMP) /* Mailbox 27 Time Stamp Value Register */
2263#define bfin_read_CAN_MB27_TIMESTAMP() bfin_read16(CAN_MB27_TIMESTAMP)
2264#define bfin_write_CAN_MB27_TIMESTAMP(val) bfin_write16(CAN_MB27_TIMESTAMP, val)
2265#define pCAN_MB27_ID0 ((uint16_t volatile *)CAN_MB27_ID0) /* Mailbox 27 Identifier Low Register */
2266#define bfin_read_CAN_MB27_ID0() bfin_read16(CAN_MB27_ID0)
2267#define bfin_write_CAN_MB27_ID0(val) bfin_write16(CAN_MB27_ID0, val)
2268#define pCAN_MB27_ID1 ((uint16_t volatile *)CAN_MB27_ID1) /* Mailbox 27 Identifier High Register */
2269#define bfin_read_CAN_MB27_ID1() bfin_read16(CAN_MB27_ID1)
2270#define bfin_write_CAN_MB27_ID1(val) bfin_write16(CAN_MB27_ID1, val)
2271#define pCAN_MB28_DATA0 ((uint16_t volatile *)CAN_MB28_DATA0) /* Mailbox 28 Data Word 0 [15:0] Register */
2272#define bfin_read_CAN_MB28_DATA0() bfin_read16(CAN_MB28_DATA0)
2273#define bfin_write_CAN_MB28_DATA0(val) bfin_write16(CAN_MB28_DATA0, val)
2274#define pCAN_MB28_DATA1 ((uint16_t volatile *)CAN_MB28_DATA1) /* Mailbox 28 Data Word 1 [31:16] Register */
2275#define bfin_read_CAN_MB28_DATA1() bfin_read16(CAN_MB28_DATA1)
2276#define bfin_write_CAN_MB28_DATA1(val) bfin_write16(CAN_MB28_DATA1, val)
2277#define pCAN_MB28_DATA2 ((uint16_t volatile *)CAN_MB28_DATA2) /* Mailbox 28 Data Word 2 [47:32] Register */
2278#define bfin_read_CAN_MB28_DATA2() bfin_read16(CAN_MB28_DATA2)
2279#define bfin_write_CAN_MB28_DATA2(val) bfin_write16(CAN_MB28_DATA2, val)
2280#define pCAN_MB28_DATA3 ((uint16_t volatile *)CAN_MB28_DATA3) /* Mailbox 28 Data Word 3 [63:48] Register */
2281#define bfin_read_CAN_MB28_DATA3() bfin_read16(CAN_MB28_DATA3)
2282#define bfin_write_CAN_MB28_DATA3(val) bfin_write16(CAN_MB28_DATA3, val)
2283#define pCAN_MB28_LENGTH ((uint16_t volatile *)CAN_MB28_LENGTH) /* Mailbox 28 Data Length Code Register */
2284#define bfin_read_CAN_MB28_LENGTH() bfin_read16(CAN_MB28_LENGTH)
2285#define bfin_write_CAN_MB28_LENGTH(val) bfin_write16(CAN_MB28_LENGTH, val)
2286#define pCAN_MB28_TIMESTAMP ((uint16_t volatile *)CAN_MB28_TIMESTAMP) /* Mailbox 28 Time Stamp Value Register */
2287#define bfin_read_CAN_MB28_TIMESTAMP() bfin_read16(CAN_MB28_TIMESTAMP)
2288#define bfin_write_CAN_MB28_TIMESTAMP(val) bfin_write16(CAN_MB28_TIMESTAMP, val)
2289#define pCAN_MB28_ID0 ((uint16_t volatile *)CAN_MB28_ID0) /* Mailbox 28 Identifier Low Register */
2290#define bfin_read_CAN_MB28_ID0() bfin_read16(CAN_MB28_ID0)
2291#define bfin_write_CAN_MB28_ID0(val) bfin_write16(CAN_MB28_ID0, val)
2292#define pCAN_MB28_ID1 ((uint16_t volatile *)CAN_MB28_ID1) /* Mailbox 28 Identifier High Register */
2293#define bfin_read_CAN_MB28_ID1() bfin_read16(CAN_MB28_ID1)
2294#define bfin_write_CAN_MB28_ID1(val) bfin_write16(CAN_MB28_ID1, val)
2295#define pCAN_MB29_DATA0 ((uint16_t volatile *)CAN_MB29_DATA0) /* Mailbox 29 Data Word 0 [15:0] Register */
2296#define bfin_read_CAN_MB29_DATA0() bfin_read16(CAN_MB29_DATA0)
2297#define bfin_write_CAN_MB29_DATA0(val) bfin_write16(CAN_MB29_DATA0, val)
2298#define pCAN_MB29_DATA1 ((uint16_t volatile *)CAN_MB29_DATA1) /* Mailbox 29 Data Word 1 [31:16] Register */
2299#define bfin_read_CAN_MB29_DATA1() bfin_read16(CAN_MB29_DATA1)
2300#define bfin_write_CAN_MB29_DATA1(val) bfin_write16(CAN_MB29_DATA1, val)
2301#define pCAN_MB29_DATA2 ((uint16_t volatile *)CAN_MB29_DATA2) /* Mailbox 29 Data Word 2 [47:32] Register */
2302#define bfin_read_CAN_MB29_DATA2() bfin_read16(CAN_MB29_DATA2)
2303#define bfin_write_CAN_MB29_DATA2(val) bfin_write16(CAN_MB29_DATA2, val)
2304#define pCAN_MB29_DATA3 ((uint16_t volatile *)CAN_MB29_DATA3) /* Mailbox 29 Data Word 3 [63:48] Register */
2305#define bfin_read_CAN_MB29_DATA3() bfin_read16(CAN_MB29_DATA3)
2306#define bfin_write_CAN_MB29_DATA3(val) bfin_write16(CAN_MB29_DATA3, val)
2307#define pCAN_MB29_LENGTH ((uint16_t volatile *)CAN_MB29_LENGTH) /* Mailbox 29 Data Length Code Register */
2308#define bfin_read_CAN_MB29_LENGTH() bfin_read16(CAN_MB29_LENGTH)
2309#define bfin_write_CAN_MB29_LENGTH(val) bfin_write16(CAN_MB29_LENGTH, val)
2310#define pCAN_MB29_TIMESTAMP ((uint16_t volatile *)CAN_MB29_TIMESTAMP) /* Mailbox 29 Time Stamp Value Register */
2311#define bfin_read_CAN_MB29_TIMESTAMP() bfin_read16(CAN_MB29_TIMESTAMP)
2312#define bfin_write_CAN_MB29_TIMESTAMP(val) bfin_write16(CAN_MB29_TIMESTAMP, val)
2313#define pCAN_MB29_ID0 ((uint16_t volatile *)CAN_MB29_ID0) /* Mailbox 29 Identifier Low Register */
2314#define bfin_read_CAN_MB29_ID0() bfin_read16(CAN_MB29_ID0)
2315#define bfin_write_CAN_MB29_ID0(val) bfin_write16(CAN_MB29_ID0, val)
2316#define pCAN_MB29_ID1 ((uint16_t volatile *)CAN_MB29_ID1) /* Mailbox 29 Identifier High Register */
2317#define bfin_read_CAN_MB29_ID1() bfin_read16(CAN_MB29_ID1)
2318#define bfin_write_CAN_MB29_ID1(val) bfin_write16(CAN_MB29_ID1, val)
2319#define pCAN_MB30_DATA0 ((uint16_t volatile *)CAN_MB30_DATA0) /* Mailbox 30 Data Word 0 [15:0] Register */
2320#define bfin_read_CAN_MB30_DATA0() bfin_read16(CAN_MB30_DATA0)
2321#define bfin_write_CAN_MB30_DATA0(val) bfin_write16(CAN_MB30_DATA0, val)
2322#define pCAN_MB30_DATA1 ((uint16_t volatile *)CAN_MB30_DATA1) /* Mailbox 30 Data Word 1 [31:16] Register */
2323#define bfin_read_CAN_MB30_DATA1() bfin_read16(CAN_MB30_DATA1)
2324#define bfin_write_CAN_MB30_DATA1(val) bfin_write16(CAN_MB30_DATA1, val)
2325#define pCAN_MB30_DATA2 ((uint16_t volatile *)CAN_MB30_DATA2) /* Mailbox 30 Data Word 2 [47:32] Register */
2326#define bfin_read_CAN_MB30_DATA2() bfin_read16(CAN_MB30_DATA2)
2327#define bfin_write_CAN_MB30_DATA2(val) bfin_write16(CAN_MB30_DATA2, val)
2328#define pCAN_MB30_DATA3 ((uint16_t volatile *)CAN_MB30_DATA3) /* Mailbox 30 Data Word 3 [63:48] Register */
2329#define bfin_read_CAN_MB30_DATA3() bfin_read16(CAN_MB30_DATA3)
2330#define bfin_write_CAN_MB30_DATA3(val) bfin_write16(CAN_MB30_DATA3, val)
2331#define pCAN_MB30_LENGTH ((uint16_t volatile *)CAN_MB30_LENGTH) /* Mailbox 30 Data Length Code Register */
2332#define bfin_read_CAN_MB30_LENGTH() bfin_read16(CAN_MB30_LENGTH)
2333#define bfin_write_CAN_MB30_LENGTH(val) bfin_write16(CAN_MB30_LENGTH, val)
2334#define pCAN_MB30_TIMESTAMP ((uint16_t volatile *)CAN_MB30_TIMESTAMP) /* Mailbox 30 Time Stamp Value Register */
2335#define bfin_read_CAN_MB30_TIMESTAMP() bfin_read16(CAN_MB30_TIMESTAMP)
2336#define bfin_write_CAN_MB30_TIMESTAMP(val) bfin_write16(CAN_MB30_TIMESTAMP, val)
2337#define pCAN_MB30_ID0 ((uint16_t volatile *)CAN_MB30_ID0) /* Mailbox 30 Identifier Low Register */
2338#define bfin_read_CAN_MB30_ID0() bfin_read16(CAN_MB30_ID0)
2339#define bfin_write_CAN_MB30_ID0(val) bfin_write16(CAN_MB30_ID0, val)
2340#define pCAN_MB30_ID1 ((uint16_t volatile *)CAN_MB30_ID1) /* Mailbox 30 Identifier High Register */
2341#define bfin_read_CAN_MB30_ID1() bfin_read16(CAN_MB30_ID1)
2342#define bfin_write_CAN_MB30_ID1(val) bfin_write16(CAN_MB30_ID1, val)
2343#define pCAN_MB31_DATA0 ((uint16_t volatile *)CAN_MB31_DATA0) /* Mailbox 31 Data Word 0 [15:0] Register */
2344#define bfin_read_CAN_MB31_DATA0() bfin_read16(CAN_MB31_DATA0)
2345#define bfin_write_CAN_MB31_DATA0(val) bfin_write16(CAN_MB31_DATA0, val)
2346#define pCAN_MB31_DATA1 ((uint16_t volatile *)CAN_MB31_DATA1) /* Mailbox 31 Data Word 1 [31:16] Register */
2347#define bfin_read_CAN_MB31_DATA1() bfin_read16(CAN_MB31_DATA1)
2348#define bfin_write_CAN_MB31_DATA1(val) bfin_write16(CAN_MB31_DATA1, val)
2349#define pCAN_MB31_DATA2 ((uint16_t volatile *)CAN_MB31_DATA2) /* Mailbox 31 Data Word 2 [47:32] Register */
2350#define bfin_read_CAN_MB31_DATA2() bfin_read16(CAN_MB31_DATA2)
2351#define bfin_write_CAN_MB31_DATA2(val) bfin_write16(CAN_MB31_DATA2, val)
2352#define pCAN_MB31_DATA3 ((uint16_t volatile *)CAN_MB31_DATA3) /* Mailbox 31 Data Word 3 [63:48] Register */
2353#define bfin_read_CAN_MB31_DATA3() bfin_read16(CAN_MB31_DATA3)
2354#define bfin_write_CAN_MB31_DATA3(val) bfin_write16(CAN_MB31_DATA3, val)
2355#define pCAN_MB31_LENGTH ((uint16_t volatile *)CAN_MB31_LENGTH) /* Mailbox 31 Data Length Code Register */
2356#define bfin_read_CAN_MB31_LENGTH() bfin_read16(CAN_MB31_LENGTH)
2357#define bfin_write_CAN_MB31_LENGTH(val) bfin_write16(CAN_MB31_LENGTH, val)
2358#define pCAN_MB31_TIMESTAMP ((uint16_t volatile *)CAN_MB31_TIMESTAMP) /* Mailbox 31 Time Stamp Value Register */
2359#define bfin_read_CAN_MB31_TIMESTAMP() bfin_read16(CAN_MB31_TIMESTAMP)
2360#define bfin_write_CAN_MB31_TIMESTAMP(val) bfin_write16(CAN_MB31_TIMESTAMP, val)
2361#define pCAN_MB31_ID0 ((uint16_t volatile *)CAN_MB31_ID0) /* Mailbox 31 Identifier Low Register */
2362#define bfin_read_CAN_MB31_ID0() bfin_read16(CAN_MB31_ID0)
2363#define bfin_write_CAN_MB31_ID0(val) bfin_write16(CAN_MB31_ID0, val)
2364#define pCAN_MB31_ID1 ((uint16_t volatile *)CAN_MB31_ID1) /* Mailbox 31 Identifier High Register */
2365#define bfin_read_CAN_MB31_ID1() bfin_read16(CAN_MB31_ID1)
2366#define bfin_write_CAN_MB31_ID1(val) bfin_write16(CAN_MB31_ID1, val)
2367#define pPORTF_FER ((uint16_t volatile *)PORTF_FER) /* Port F Function Enable Register (Alternate/Flag*) */
2368#define bfin_read_PORTF_FER() bfin_read16(PORTF_FER)
2369#define bfin_write_PORTF_FER(val) bfin_write16(PORTF_FER, val)
2370#define pPORTG_FER ((uint16_t volatile *)PORTG_FER) /* Port G Function Enable Register (Alternate/Flag*) */
2371#define bfin_read_PORTG_FER() bfin_read16(PORTG_FER)
2372#define bfin_write_PORTG_FER(val) bfin_write16(PORTG_FER, val)
2373#define pPORTH_FER ((uint16_t volatile *)PORTH_FER) /* Port H Function Enable Register (Alternate/Flag*) */
2374#define bfin_read_PORTH_FER() bfin_read16(PORTH_FER)
2375#define bfin_write_PORTH_FER(val) bfin_write16(PORTH_FER, val)
2376#define pPORT_MUX ((uint16_t volatile *)PORT_MUX) /* Port Multiplexer Control Register */
2377#define bfin_read_PORT_MUX() bfin_read16(PORT_MUX)
2378#define bfin_write_PORT_MUX(val) bfin_write16(PORT_MUX, val)
2379#define pHMDMA0_CONTROL ((uint16_t volatile *)HMDMA0_CONTROL) /* Handshake MDMA0 Control Register */
2380#define bfin_read_HMDMA0_CONTROL() bfin_read16(HMDMA0_CONTROL)
2381#define bfin_write_HMDMA0_CONTROL(val) bfin_write16(HMDMA0_CONTROL, val)
2382#define pHMDMA0_ECINIT ((uint16_t volatile *)HMDMA0_ECINIT) /* HMDMA0 Initial Edge Count Register */
2383#define bfin_read_HMDMA0_ECINIT() bfin_read16(HMDMA0_ECINIT)
2384#define bfin_write_HMDMA0_ECINIT(val) bfin_write16(HMDMA0_ECINIT, val)
2385#define pHMDMA0_BCINIT ((uint16_t volatile *)HMDMA0_BCINIT) /* HMDMA0 Initial Block Count Register */
2386#define bfin_read_HMDMA0_BCINIT() bfin_read16(HMDMA0_BCINIT)
2387#define bfin_write_HMDMA0_BCINIT(val) bfin_write16(HMDMA0_BCINIT, val)
2388#define pHMDMA0_ECURGENT ((uint16_t volatile *)HMDMA0_ECURGENT) /* HMDMA0 Urgent Edge Count Threshhold Register */
2389#define bfin_read_HMDMA0_ECURGENT() bfin_read16(HMDMA0_ECURGENT)
2390#define bfin_write_HMDMA0_ECURGENT(val) bfin_write16(HMDMA0_ECURGENT, val)
2391#define pHMDMA0_ECOVERFLOW ((uint16_t volatile *)HMDMA0_ECOVERFLOW) /* HMDMA0 Edge Count Overflow Interrupt Register */
2392#define bfin_read_HMDMA0_ECOVERFLOW() bfin_read16(HMDMA0_ECOVERFLOW)
2393#define bfin_write_HMDMA0_ECOVERFLOW(val) bfin_write16(HMDMA0_ECOVERFLOW, val)
2394#define pHMDMA0_ECOUNT ((uint16_t volatile *)HMDMA0_ECOUNT) /* HMDMA0 Current Edge Count Register */
2395#define bfin_read_HMDMA0_ECOUNT() bfin_read16(HMDMA0_ECOUNT)
2396#define bfin_write_HMDMA0_ECOUNT(val) bfin_write16(HMDMA0_ECOUNT, val)
2397#define pHMDMA0_BCOUNT ((uint16_t volatile *)HMDMA0_BCOUNT) /* HMDMA0 Current Block Count Register */
2398#define bfin_read_HMDMA0_BCOUNT() bfin_read16(HMDMA0_BCOUNT)
2399#define bfin_write_HMDMA0_BCOUNT(val) bfin_write16(HMDMA0_BCOUNT, val)
2400#define pHMDMA1_CONTROL ((uint16_t volatile *)HMDMA1_CONTROL) /* Handshake MDMA1 Control Register */
2401#define bfin_read_HMDMA1_CONTROL() bfin_read16(HMDMA1_CONTROL)
2402#define bfin_write_HMDMA1_CONTROL(val) bfin_write16(HMDMA1_CONTROL, val)
2403#define pHMDMA1_ECINIT ((uint16_t volatile *)HMDMA1_ECINIT) /* HMDMA1 Initial Edge Count Register */
2404#define bfin_read_HMDMA1_ECINIT() bfin_read16(HMDMA1_ECINIT)
2405#define bfin_write_HMDMA1_ECINIT(val) bfin_write16(HMDMA1_ECINIT, val)
2406#define pHMDMA1_BCINIT ((uint16_t volatile *)HMDMA1_BCINIT) /* HMDMA1 Initial Block Count Register */
2407#define bfin_read_HMDMA1_BCINIT() bfin_read16(HMDMA1_BCINIT)
2408#define bfin_write_HMDMA1_BCINIT(val) bfin_write16(HMDMA1_BCINIT, val)
2409#define pHMDMA1_ECURGENT ((uint16_t volatile *)HMDMA1_ECURGENT) /* HMDMA1 Urgent Edge Count Threshhold Register */
2410#define bfin_read_HMDMA1_ECURGENT() bfin_read16(HMDMA1_ECURGENT)
2411#define bfin_write_HMDMA1_ECURGENT(val) bfin_write16(HMDMA1_ECURGENT, val)
2412#define pHMDMA1_ECOVERFLOW ((uint16_t volatile *)HMDMA1_ECOVERFLOW) /* HMDMA1 Edge Count Overflow Interrupt Register */
2413#define bfin_read_HMDMA1_ECOVERFLOW() bfin_read16(HMDMA1_ECOVERFLOW)
2414#define bfin_write_HMDMA1_ECOVERFLOW(val) bfin_write16(HMDMA1_ECOVERFLOW, val)
2415#define pHMDMA1_ECOUNT ((uint16_t volatile *)HMDMA1_ECOUNT) /* HMDMA1 Current Edge Count Register */
2416#define bfin_read_HMDMA1_ECOUNT() bfin_read16(HMDMA1_ECOUNT)
2417#define bfin_write_HMDMA1_ECOUNT(val) bfin_write16(HMDMA1_ECOUNT, val)
2418#define pHMDMA1_BCOUNT ((uint16_t volatile *)HMDMA1_BCOUNT) /* HMDMA1 Current Block Count Register */
2419#define bfin_read_HMDMA1_BCOUNT() bfin_read16(HMDMA1_BCOUNT)
2420#define bfin_write_HMDMA1_BCOUNT(val) bfin_write16(HMDMA1_BCOUNT, val)
2421#define pSRAM_BASE_ADDR ((void * volatile *)SRAM_BASE_ADDR) /* SRAM Base Address (Read Only) */
2422#define bfin_read_SRAM_BASE_ADDR() bfin_readPTR(SRAM_BASE_ADDR)
2423#define bfin_write_SRAM_BASE_ADDR(val) bfin_writePTR(SRAM_BASE_ADDR, val)
2424#define pDMEM_CONTROL ((uint32_t volatile *)DMEM_CONTROL) /* Data memory control */
2425#define bfin_read_DMEM_CONTROL() bfin_read32(DMEM_CONTROL)
2426#define bfin_write_DMEM_CONTROL(val) bfin_write32(DMEM_CONTROL, val)
2427#define pDCPLB_STATUS ((uint32_t volatile *)DCPLB_STATUS) /* L1 Data Memory Controller Register */
2428#define bfin_read_DCPLB_STATUS() bfin_read32(DCPLB_STATUS)
2429#define bfin_write_DCPLB_STATUS(val) bfin_write32(DCPLB_STATUS, val)
2430#define pDCPLB_FAULT_ADDR ((void * volatile *)DCPLB_FAULT_ADDR)
2431#define bfin_read_DCPLB_FAULT_ADDR() bfin_readPTR(DCPLB_FAULT_ADDR)
2432#define bfin_write_DCPLB_FAULT_ADDR(val) bfin_writePTR(DCPLB_FAULT_ADDR, val)
2433#define pDCPLB_ADDR0 ((void * volatile *)DCPLB_ADDR0) /* Data Cache Protection Lookaside Buffer 0 */
2434#define bfin_read_DCPLB_ADDR0() bfin_readPTR(DCPLB_ADDR0)
2435#define bfin_write_DCPLB_ADDR0(val) bfin_writePTR(DCPLB_ADDR0, val)
2436#define pDCPLB_ADDR1 ((void * volatile *)DCPLB_ADDR1) /* Data Cache Protection Lookaside Buffer 1 */
2437#define bfin_read_DCPLB_ADDR1() bfin_readPTR(DCPLB_ADDR1)
2438#define bfin_write_DCPLB_ADDR1(val) bfin_writePTR(DCPLB_ADDR1, val)
2439#define pDCPLB_ADDR2 ((void * volatile *)DCPLB_ADDR2) /* Data Cache Protection Lookaside Buffer 2 */
2440#define bfin_read_DCPLB_ADDR2() bfin_readPTR(DCPLB_ADDR2)
2441#define bfin_write_DCPLB_ADDR2(val) bfin_writePTR(DCPLB_ADDR2, val)
2442#define pDCPLB_ADDR3 ((void * volatile *)DCPLB_ADDR3) /* Data Cache Protection Lookaside Buffer 3 */
2443#define bfin_read_DCPLB_ADDR3() bfin_readPTR(DCPLB_ADDR3)
2444#define bfin_write_DCPLB_ADDR3(val) bfin_writePTR(DCPLB_ADDR3, val)
2445#define pDCPLB_ADDR4 ((void * volatile *)DCPLB_ADDR4) /* Data Cache Protection Lookaside Buffer 4 */
2446#define bfin_read_DCPLB_ADDR4() bfin_readPTR(DCPLB_ADDR4)
2447#define bfin_write_DCPLB_ADDR4(val) bfin_writePTR(DCPLB_ADDR4, val)
2448#define pDCPLB_ADDR5 ((void * volatile *)DCPLB_ADDR5) /* Data Cache Protection Lookaside Buffer 5 */
2449#define bfin_read_DCPLB_ADDR5() bfin_readPTR(DCPLB_ADDR5)
2450#define bfin_write_DCPLB_ADDR5(val) bfin_writePTR(DCPLB_ADDR5, val)
2451#define pDCPLB_ADDR6 ((void * volatile *)DCPLB_ADDR6) /* Data Cache Protection Lookaside Buffer 6 */
2452#define bfin_read_DCPLB_ADDR6() bfin_readPTR(DCPLB_ADDR6)
2453#define bfin_write_DCPLB_ADDR6(val) bfin_writePTR(DCPLB_ADDR6, val)
2454#define pDCPLB_ADDR7 ((void * volatile *)DCPLB_ADDR7) /* Data Cache Protection Lookaside Buffer 7 */
2455#define bfin_read_DCPLB_ADDR7() bfin_readPTR(DCPLB_ADDR7)
2456#define bfin_write_DCPLB_ADDR7(val) bfin_writePTR(DCPLB_ADDR7, val)
2457#define pDCPLB_ADDR8 ((void * volatile *)DCPLB_ADDR8) /* Data Cache Protection Lookaside Buffer 8 */
2458#define bfin_read_DCPLB_ADDR8() bfin_readPTR(DCPLB_ADDR8)
2459#define bfin_write_DCPLB_ADDR8(val) bfin_writePTR(DCPLB_ADDR8, val)
2460#define pDCPLB_ADDR9 ((void * volatile *)DCPLB_ADDR9) /* Data Cache Protection Lookaside Buffer 9 */
2461#define bfin_read_DCPLB_ADDR9() bfin_readPTR(DCPLB_ADDR9)
2462#define bfin_write_DCPLB_ADDR9(val) bfin_writePTR(DCPLB_ADDR9, val)
2463#define pDCPLB_ADDR10 ((void * volatile *)DCPLB_ADDR10) /* Data Cache Protection Lookaside Buffer 10 */
2464#define bfin_read_DCPLB_ADDR10() bfin_readPTR(DCPLB_ADDR10)
2465#define bfin_write_DCPLB_ADDR10(val) bfin_writePTR(DCPLB_ADDR10, val)
2466#define pDCPLB_ADDR11 ((void * volatile *)DCPLB_ADDR11) /* Data Cache Protection Lookaside Buffer 11 */
2467#define bfin_read_DCPLB_ADDR11() bfin_readPTR(DCPLB_ADDR11)
2468#define bfin_write_DCPLB_ADDR11(val) bfin_writePTR(DCPLB_ADDR11, val)
2469#define pDCPLB_ADDR12 ((void * volatile *)DCPLB_ADDR12) /* Data Cache Protection Lookaside Buffer 12 */
2470#define bfin_read_DCPLB_ADDR12() bfin_readPTR(DCPLB_ADDR12)
2471#define bfin_write_DCPLB_ADDR12(val) bfin_writePTR(DCPLB_ADDR12, val)
2472#define pDCPLB_ADDR13 ((void * volatile *)DCPLB_ADDR13) /* Data Cache Protection Lookaside Buffer 13 */
2473#define bfin_read_DCPLB_ADDR13() bfin_readPTR(DCPLB_ADDR13)
2474#define bfin_write_DCPLB_ADDR13(val) bfin_writePTR(DCPLB_ADDR13, val)
2475#define pDCPLB_ADDR14 ((void * volatile *)DCPLB_ADDR14) /* Data Cache Protection Lookaside Buffer 14 */
2476#define bfin_read_DCPLB_ADDR14() bfin_readPTR(DCPLB_ADDR14)
2477#define bfin_write_DCPLB_ADDR14(val) bfin_writePTR(DCPLB_ADDR14, val)
2478#define pDCPLB_ADDR15 ((void * volatile *)DCPLB_ADDR15) /* Data Cache Protection Lookaside Buffer 15 */
2479#define bfin_read_DCPLB_ADDR15() bfin_readPTR(DCPLB_ADDR15)
2480#define bfin_write_DCPLB_ADDR15(val) bfin_writePTR(DCPLB_ADDR15, val)
2481#define pDCPLB_DATA0 ((uint32_t volatile *)DCPLB_DATA0) /* Data Cache 0 Status */
2482#define bfin_read_DCPLB_DATA0() bfin_read32(DCPLB_DATA0)
2483#define bfin_write_DCPLB_DATA0(val) bfin_write32(DCPLB_DATA0, val)
2484#define pDCPLB_DATA1 ((uint32_t volatile *)DCPLB_DATA1) /* Data Cache 1 Status */
2485#define bfin_read_DCPLB_DATA1() bfin_read32(DCPLB_DATA1)
2486#define bfin_write_DCPLB_DATA1(val) bfin_write32(DCPLB_DATA1, val)
2487#define pDCPLB_DATA2 ((uint32_t volatile *)DCPLB_DATA2) /* Data Cache 2 Status */
2488#define bfin_read_DCPLB_DATA2() bfin_read32(DCPLB_DATA2)
2489#define bfin_write_DCPLB_DATA2(val) bfin_write32(DCPLB_DATA2, val)
2490#define pDCPLB_DATA3 ((uint32_t volatile *)DCPLB_DATA3) /* Data Cache 3 Status */
2491#define bfin_read_DCPLB_DATA3() bfin_read32(DCPLB_DATA3)
2492#define bfin_write_DCPLB_DATA3(val) bfin_write32(DCPLB_DATA3, val)
2493#define pDCPLB_DATA4 ((uint32_t volatile *)DCPLB_DATA4) /* Data Cache 4 Status */
2494#define bfin_read_DCPLB_DATA4() bfin_read32(DCPLB_DATA4)
2495#define bfin_write_DCPLB_DATA4(val) bfin_write32(DCPLB_DATA4, val)
2496#define pDCPLB_DATA5 ((uint32_t volatile *)DCPLB_DATA5) /* Data Cache 5 Status */
2497#define bfin_read_DCPLB_DATA5() bfin_read32(DCPLB_DATA5)
2498#define bfin_write_DCPLB_DATA5(val) bfin_write32(DCPLB_DATA5, val)
2499#define pDCPLB_DATA6 ((uint32_t volatile *)DCPLB_DATA6) /* Data Cache 6 Status */
2500#define bfin_read_DCPLB_DATA6() bfin_read32(DCPLB_DATA6)
2501#define bfin_write_DCPLB_DATA6(val) bfin_write32(DCPLB_DATA6, val)
2502#define pDCPLB_DATA7 ((uint32_t volatile *)DCPLB_DATA7) /* Data Cache 7 Status */
2503#define bfin_read_DCPLB_DATA7() bfin_read32(DCPLB_DATA7)
2504#define bfin_write_DCPLB_DATA7(val) bfin_write32(DCPLB_DATA7, val)
2505#define pDCPLB_DATA8 ((uint32_t volatile *)DCPLB_DATA8) /* Data Cache 8 Status */
2506#define bfin_read_DCPLB_DATA8() bfin_read32(DCPLB_DATA8)
2507#define bfin_write_DCPLB_DATA8(val) bfin_write32(DCPLB_DATA8, val)
2508#define pDCPLB_DATA9 ((uint32_t volatile *)DCPLB_DATA9) /* Data Cache 9 Status */
2509#define bfin_read_DCPLB_DATA9() bfin_read32(DCPLB_DATA9)
2510#define bfin_write_DCPLB_DATA9(val) bfin_write32(DCPLB_DATA9, val)
2511#define pDCPLB_DATA10 ((uint32_t volatile *)DCPLB_DATA10) /* Data Cache 10 Status */
2512#define bfin_read_DCPLB_DATA10() bfin_read32(DCPLB_DATA10)
2513#define bfin_write_DCPLB_DATA10(val) bfin_write32(DCPLB_DATA10, val)
2514#define pDCPLB_DATA11 ((uint32_t volatile *)DCPLB_DATA11) /* Data Cache 11 Status */
2515#define bfin_read_DCPLB_DATA11() bfin_read32(DCPLB_DATA11)
2516#define bfin_write_DCPLB_DATA11(val) bfin_write32(DCPLB_DATA11, val)
2517#define pDCPLB_DATA12 ((uint32_t volatile *)DCPLB_DATA12) /* Data Cache 12 Status */
2518#define bfin_read_DCPLB_DATA12() bfin_read32(DCPLB_DATA12)
2519#define bfin_write_DCPLB_DATA12(val) bfin_write32(DCPLB_DATA12, val)
2520#define pDCPLB_DATA13 ((uint32_t volatile *)DCPLB_DATA13) /* Data Cache 13 Status */
2521#define bfin_read_DCPLB_DATA13() bfin_read32(DCPLB_DATA13)
2522#define bfin_write_DCPLB_DATA13(val) bfin_write32(DCPLB_DATA13, val)
2523#define pDCPLB_DATA14 ((uint32_t volatile *)DCPLB_DATA14) /* Data Cache 14 Status */
2524#define bfin_read_DCPLB_DATA14() bfin_read32(DCPLB_DATA14)
2525#define bfin_write_DCPLB_DATA14(val) bfin_write32(DCPLB_DATA14, val)
2526#define pDCPLB_DATA15 ((uint32_t volatile *)DCPLB_DATA15) /* Data Cache 15 Status */
2527#define bfin_read_DCPLB_DATA15() bfin_read32(DCPLB_DATA15)
2528#define bfin_write_DCPLB_DATA15(val) bfin_write32(DCPLB_DATA15, val)
2529#define pDTEST_COMMAND ((uint32_t volatile *)DTEST_COMMAND) /* Data Test Command Register */
2530#define bfin_read_DTEST_COMMAND() bfin_read32(DTEST_COMMAND)
2531#define bfin_write_DTEST_COMMAND(val) bfin_write32(DTEST_COMMAND, val)
2532#define pDTEST_DATA0 ((uint32_t volatile *)DTEST_DATA0) /* Data Test Data Register */
2533#define bfin_read_DTEST_DATA0() bfin_read32(DTEST_DATA0)
2534#define bfin_write_DTEST_DATA0(val) bfin_write32(DTEST_DATA0, val)
2535#define pDTEST_DATA1 ((uint32_t volatile *)DTEST_DATA1) /* Data Test Data Register */
2536#define bfin_read_DTEST_DATA1() bfin_read32(DTEST_DATA1)
2537#define bfin_write_DTEST_DATA1(val) bfin_write32(DTEST_DATA1, val)
2538#define pIMEM_CONTROL ((uint32_t volatile *)IMEM_CONTROL) /* Instruction Memory Control */
2539#define bfin_read_IMEM_CONTROL() bfin_read32(IMEM_CONTROL)
2540#define bfin_write_IMEM_CONTROL(val) bfin_write32(IMEM_CONTROL, val)
2541#define pICPLB_STATUS ((uint32_t volatile *)ICPLB_STATUS)
2542#define bfin_read_ICPLB_STATUS() bfin_read32(ICPLB_STATUS)
2543#define bfin_write_ICPLB_STATUS(val) bfin_write32(ICPLB_STATUS, val)
2544#define pICPLB_FAULT_ADDR ((void * volatile *)ICPLB_FAULT_ADDR)
2545#define bfin_read_ICPLB_FAULT_ADDR() bfin_readPTR(ICPLB_FAULT_ADDR)
2546#define bfin_write_ICPLB_FAULT_ADDR(val) bfin_writePTR(ICPLB_FAULT_ADDR, val)
2547#define pICPLB_ADDR0 ((void * volatile *)ICPLB_ADDR0) /* Instruction Cacheability Protection Lookaside Buffer 0 */
2548#define bfin_read_ICPLB_ADDR0() bfin_readPTR(ICPLB_ADDR0)
2549#define bfin_write_ICPLB_ADDR0(val) bfin_writePTR(ICPLB_ADDR0, val)
2550#define pICPLB_ADDR1 ((void * volatile *)ICPLB_ADDR1) /* Instruction Cacheability Protection Lookaside Buffer 1 */
2551#define bfin_read_ICPLB_ADDR1() bfin_readPTR(ICPLB_ADDR1)
2552#define bfin_write_ICPLB_ADDR1(val) bfin_writePTR(ICPLB_ADDR1, val)
2553#define pICPLB_ADDR2 ((void * volatile *)ICPLB_ADDR2) /* Instruction Cacheability Protection Lookaside Buffer 2 */
2554#define bfin_read_ICPLB_ADDR2() bfin_readPTR(ICPLB_ADDR2)
2555#define bfin_write_ICPLB_ADDR2(val) bfin_writePTR(ICPLB_ADDR2, val)
2556#define pICPLB_ADDR3 ((void * volatile *)ICPLB_ADDR3) /* Instruction Cacheability Protection Lookaside Buffer 3 */
2557#define bfin_read_ICPLB_ADDR3() bfin_readPTR(ICPLB_ADDR3)
2558#define bfin_write_ICPLB_ADDR3(val) bfin_writePTR(ICPLB_ADDR3, val)
2559#define pICPLB_ADDR4 ((void * volatile *)ICPLB_ADDR4) /* Instruction Cacheability Protection Lookaside Buffer 4 */
2560#define bfin_read_ICPLB_ADDR4() bfin_readPTR(ICPLB_ADDR4)
2561#define bfin_write_ICPLB_ADDR4(val) bfin_writePTR(ICPLB_ADDR4, val)
2562#define pICPLB_ADDR5 ((void * volatile *)ICPLB_ADDR5) /* Instruction Cacheability Protection Lookaside Buffer 5 */
2563#define bfin_read_ICPLB_ADDR5() bfin_readPTR(ICPLB_ADDR5)
2564#define bfin_write_ICPLB_ADDR5(val) bfin_writePTR(ICPLB_ADDR5, val)
2565#define pICPLB_ADDR6 ((void * volatile *)ICPLB_ADDR6) /* Instruction Cacheability Protection Lookaside Buffer 6 */
2566#define bfin_read_ICPLB_ADDR6() bfin_readPTR(ICPLB_ADDR6)
2567#define bfin_write_ICPLB_ADDR6(val) bfin_writePTR(ICPLB_ADDR6, val)
2568#define pICPLB_ADDR7 ((void * volatile *)ICPLB_ADDR7) /* Instruction Cacheability Protection Lookaside Buffer 7 */
2569#define bfin_read_ICPLB_ADDR7() bfin_readPTR(ICPLB_ADDR7)
2570#define bfin_write_ICPLB_ADDR7(val) bfin_writePTR(ICPLB_ADDR7, val)
2571#define pICPLB_ADDR8 ((void * volatile *)ICPLB_ADDR8) /* Instruction Cacheability Protection Lookaside Buffer 8 */
2572#define bfin_read_ICPLB_ADDR8() bfin_readPTR(ICPLB_ADDR8)
2573#define bfin_write_ICPLB_ADDR8(val) bfin_writePTR(ICPLB_ADDR8, val)
2574#define pICPLB_ADDR9 ((void * volatile *)ICPLB_ADDR9) /* Instruction Cacheability Protection Lookaside Buffer 9 */
2575#define bfin_read_ICPLB_ADDR9() bfin_readPTR(ICPLB_ADDR9)
2576#define bfin_write_ICPLB_ADDR9(val) bfin_writePTR(ICPLB_ADDR9, val)
2577#define pICPLB_ADDR10 ((void * volatile *)ICPLB_ADDR10) /* Instruction Cacheability Protection Lookaside Buffer 10 */
2578#define bfin_read_ICPLB_ADDR10() bfin_readPTR(ICPLB_ADDR10)
2579#define bfin_write_ICPLB_ADDR10(val) bfin_writePTR(ICPLB_ADDR10, val)
2580#define pICPLB_ADDR11 ((void * volatile *)ICPLB_ADDR11) /* Instruction Cacheability Protection Lookaside Buffer 11 */
2581#define bfin_read_ICPLB_ADDR11() bfin_readPTR(ICPLB_ADDR11)
2582#define bfin_write_ICPLB_ADDR11(val) bfin_writePTR(ICPLB_ADDR11, val)
2583#define pICPLB_ADDR12 ((void * volatile *)ICPLB_ADDR12) /* Instruction Cacheability Protection Lookaside Buffer 12 */
2584#define bfin_read_ICPLB_ADDR12() bfin_readPTR(ICPLB_ADDR12)
2585#define bfin_write_ICPLB_ADDR12(val) bfin_writePTR(ICPLB_ADDR12, val)
2586#define pICPLB_ADDR13 ((void * volatile *)ICPLB_ADDR13) /* Instruction Cacheability Protection Lookaside Buffer 13 */
2587#define bfin_read_ICPLB_ADDR13() bfin_readPTR(ICPLB_ADDR13)
2588#define bfin_write_ICPLB_ADDR13(val) bfin_writePTR(ICPLB_ADDR13, val)
2589#define pICPLB_ADDR14 ((void * volatile *)ICPLB_ADDR14) /* Instruction Cacheability Protection Lookaside Buffer 14 */
2590#define bfin_read_ICPLB_ADDR14() bfin_readPTR(ICPLB_ADDR14)
2591#define bfin_write_ICPLB_ADDR14(val) bfin_writePTR(ICPLB_ADDR14, val)
2592#define pICPLB_ADDR15 ((void * volatile *)ICPLB_ADDR15) /* Instruction Cacheability Protection Lookaside Buffer 15 */
2593#define bfin_read_ICPLB_ADDR15() bfin_readPTR(ICPLB_ADDR15)
2594#define bfin_write_ICPLB_ADDR15(val) bfin_writePTR(ICPLB_ADDR15, val)
2595#define pICPLB_DATA0 ((uint32_t volatile *)ICPLB_DATA0) /* Instruction Cache 0 Status */
2596#define bfin_read_ICPLB_DATA0() bfin_read32(ICPLB_DATA0)
2597#define bfin_write_ICPLB_DATA0(val) bfin_write32(ICPLB_DATA0, val)
2598#define pICPLB_DATA1 ((uint32_t volatile *)ICPLB_DATA1) /* Instruction Cache 1 Status */
2599#define bfin_read_ICPLB_DATA1() bfin_read32(ICPLB_DATA1)
2600#define bfin_write_ICPLB_DATA1(val) bfin_write32(ICPLB_DATA1, val)
2601#define pICPLB_DATA2 ((uint32_t volatile *)ICPLB_DATA2) /* Instruction Cache 2 Status */
2602#define bfin_read_ICPLB_DATA2() bfin_read32(ICPLB_DATA2)
2603#define bfin_write_ICPLB_DATA2(val) bfin_write32(ICPLB_DATA2, val)
2604#define pICPLB_DATA3 ((uint32_t volatile *)ICPLB_DATA3) /* Instruction Cache 3 Status */
2605#define bfin_read_ICPLB_DATA3() bfin_read32(ICPLB_DATA3)
2606#define bfin_write_ICPLB_DATA3(val) bfin_write32(ICPLB_DATA3, val)
2607#define pICPLB_DATA4 ((uint32_t volatile *)ICPLB_DATA4) /* Instruction Cache 4 Status */
2608#define bfin_read_ICPLB_DATA4() bfin_read32(ICPLB_DATA4)
2609#define bfin_write_ICPLB_DATA4(val) bfin_write32(ICPLB_DATA4, val)
2610#define pICPLB_DATA5 ((uint32_t volatile *)ICPLB_DATA5) /* Instruction Cache 5 Status */
2611#define bfin_read_ICPLB_DATA5() bfin_read32(ICPLB_DATA5)
2612#define bfin_write_ICPLB_DATA5(val) bfin_write32(ICPLB_DATA5, val)
2613#define pICPLB_DATA6 ((uint32_t volatile *)ICPLB_DATA6) /* Instruction Cache 6 Status */
2614#define bfin_read_ICPLB_DATA6() bfin_read32(ICPLB_DATA6)
2615#define bfin_write_ICPLB_DATA6(val) bfin_write32(ICPLB_DATA6, val)
2616#define pICPLB_DATA7 ((uint32_t volatile *)ICPLB_DATA7) /* Instruction Cache 7 Status */
2617#define bfin_read_ICPLB_DATA7() bfin_read32(ICPLB_DATA7)
2618#define bfin_write_ICPLB_DATA7(val) bfin_write32(ICPLB_DATA7, val)
2619#define pICPLB_DATA8 ((uint32_t volatile *)ICPLB_DATA8) /* Instruction Cache 8 Status */
2620#define bfin_read_ICPLB_DATA8() bfin_read32(ICPLB_DATA8)
2621#define bfin_write_ICPLB_DATA8(val) bfin_write32(ICPLB_DATA8, val)
2622#define pICPLB_DATA9 ((uint32_t volatile *)ICPLB_DATA9) /* Instruction Cache 9 Status */
2623#define bfin_read_ICPLB_DATA9() bfin_read32(ICPLB_DATA9)
2624#define bfin_write_ICPLB_DATA9(val) bfin_write32(ICPLB_DATA9, val)
2625#define pICPLB_DATA10 ((uint32_t volatile *)ICPLB_DATA10) /* Instruction Cache 10 Status */
2626#define bfin_read_ICPLB_DATA10() bfin_read32(ICPLB_DATA10)
2627#define bfin_write_ICPLB_DATA10(val) bfin_write32(ICPLB_DATA10, val)
2628#define pICPLB_DATA11 ((uint32_t volatile *)ICPLB_DATA11) /* Instruction Cache 11 Status */
2629#define bfin_read_ICPLB_DATA11() bfin_read32(ICPLB_DATA11)
2630#define bfin_write_ICPLB_DATA11(val) bfin_write32(ICPLB_DATA11, val)
2631#define pICPLB_DATA12 ((uint32_t volatile *)ICPLB_DATA12) /* Instruction Cache 12 Status */
2632#define bfin_read_ICPLB_DATA12() bfin_read32(ICPLB_DATA12)
2633#define bfin_write_ICPLB_DATA12(val) bfin_write32(ICPLB_DATA12, val)
2634#define pICPLB_DATA13 ((uint32_t volatile *)ICPLB_DATA13) /* Instruction Cache 13 Status */
2635#define bfin_read_ICPLB_DATA13() bfin_read32(ICPLB_DATA13)
2636#define bfin_write_ICPLB_DATA13(val) bfin_write32(ICPLB_DATA13, val)
2637#define pICPLB_DATA14 ((uint32_t volatile *)ICPLB_DATA14) /* Instruction Cache 14 Status */
2638#define bfin_read_ICPLB_DATA14() bfin_read32(ICPLB_DATA14)
2639#define bfin_write_ICPLB_DATA14(val) bfin_write32(ICPLB_DATA14, val)
2640#define pICPLB_DATA15 ((uint32_t volatile *)ICPLB_DATA15) /* Instruction Cache 15 Status */
2641#define bfin_read_ICPLB_DATA15() bfin_read32(ICPLB_DATA15)
2642#define bfin_write_ICPLB_DATA15(val) bfin_write32(ICPLB_DATA15, val)
2643#define pITEST_COMMAND ((uint32_t volatile *)ITEST_COMMAND) /* Instruction Test Command Register */
2644#define bfin_read_ITEST_COMMAND() bfin_read32(ITEST_COMMAND)
2645#define bfin_write_ITEST_COMMAND(val) bfin_write32(ITEST_COMMAND, val)
2646#define pITEST_DATA0 ((uint32_t volatile *)ITEST_DATA0) /* Instruction Test Data Register */
2647#define bfin_read_ITEST_DATA0() bfin_read32(ITEST_DATA0)
2648#define bfin_write_ITEST_DATA0(val) bfin_write32(ITEST_DATA0, val)
2649#define pITEST_DATA1 ((uint32_t volatile *)ITEST_DATA1) /* Instruction Test Data Register */
2650#define bfin_read_ITEST_DATA1() bfin_read32(ITEST_DATA1)
2651#define bfin_write_ITEST_DATA1(val) bfin_write32(ITEST_DATA1, val)
2652#define pEVT0 ((void * volatile *)EVT0) /* Event Vector 0 ESR Address */
2653#define bfin_read_EVT0() bfin_readPTR(EVT0)
2654#define bfin_write_EVT0(val) bfin_writePTR(EVT0, val)
2655#define pEVT1 ((void * volatile *)EVT1) /* Event Vector 1 ESR Address */
2656#define bfin_read_EVT1() bfin_readPTR(EVT1)
2657#define bfin_write_EVT1(val) bfin_writePTR(EVT1, val)
2658#define pEVT2 ((void * volatile *)EVT2) /* Event Vector 2 ESR Address */
2659#define bfin_read_EVT2() bfin_readPTR(EVT2)
2660#define bfin_write_EVT2(val) bfin_writePTR(EVT2, val)
2661#define pEVT3 ((void * volatile *)EVT3) /* Event Vector 3 ESR Address */
2662#define bfin_read_EVT3() bfin_readPTR(EVT3)
2663#define bfin_write_EVT3(val) bfin_writePTR(EVT3, val)
2664#define pEVT4 ((void * volatile *)EVT4) /* Event Vector 4 ESR Address */
2665#define bfin_read_EVT4() bfin_readPTR(EVT4)
2666#define bfin_write_EVT4(val) bfin_writePTR(EVT4, val)
2667#define pEVT5 ((void * volatile *)EVT5) /* Event Vector 5 ESR Address */
2668#define bfin_read_EVT5() bfin_readPTR(EVT5)
2669#define bfin_write_EVT5(val) bfin_writePTR(EVT5, val)
2670#define pEVT6 ((void * volatile *)EVT6) /* Event Vector 6 ESR Address */
2671#define bfin_read_EVT6() bfin_readPTR(EVT6)
2672#define bfin_write_EVT6(val) bfin_writePTR(EVT6, val)
2673#define pEVT7 ((void * volatile *)EVT7) /* Event Vector 7 ESR Address */
2674#define bfin_read_EVT7() bfin_readPTR(EVT7)
2675#define bfin_write_EVT7(val) bfin_writePTR(EVT7, val)
2676#define pEVT8 ((void * volatile *)EVT8) /* Event Vector 8 ESR Address */
2677#define bfin_read_EVT8() bfin_readPTR(EVT8)
2678#define bfin_write_EVT8(val) bfin_writePTR(EVT8, val)
2679#define pEVT9 ((void * volatile *)EVT9) /* Event Vector 9 ESR Address */
2680#define bfin_read_EVT9() bfin_readPTR(EVT9)
2681#define bfin_write_EVT9(val) bfin_writePTR(EVT9, val)
2682#define pEVT10 ((void * volatile *)EVT10) /* Event Vector 10 ESR Address */
2683#define bfin_read_EVT10() bfin_readPTR(EVT10)
2684#define bfin_write_EVT10(val) bfin_writePTR(EVT10, val)
2685#define pEVT11 ((void * volatile *)EVT11) /* Event Vector 11 ESR Address */
2686#define bfin_read_EVT11() bfin_readPTR(EVT11)
2687#define bfin_write_EVT11(val) bfin_writePTR(EVT11, val)
2688#define pEVT12 ((void * volatile *)EVT12) /* Event Vector 12 ESR Address */
2689#define bfin_read_EVT12() bfin_readPTR(EVT12)
2690#define bfin_write_EVT12(val) bfin_writePTR(EVT12, val)
2691#define pEVT13 ((void * volatile *)EVT13) /* Event Vector 13 ESR Address */
2692#define bfin_read_EVT13() bfin_readPTR(EVT13)
2693#define bfin_write_EVT13(val) bfin_writePTR(EVT13, val)
2694#define pEVT14 ((void * volatile *)EVT14) /* Event Vector 14 ESR Address */
2695#define bfin_read_EVT14() bfin_readPTR(EVT14)
2696#define bfin_write_EVT14(val) bfin_writePTR(EVT14, val)
2697#define pEVT15 ((void * volatile *)EVT15) /* Event Vector 15 ESR Address */
2698#define bfin_read_EVT15() bfin_readPTR(EVT15)
2699#define bfin_write_EVT15(val) bfin_writePTR(EVT15, val)
2700#define pILAT ((uint32_t volatile *)ILAT) /* Interrupt Latch Register */
2701#define bfin_read_ILAT() bfin_read32(ILAT)
2702#define bfin_write_ILAT(val) bfin_write32(ILAT, val)
2703#define pIMASK ((uint32_t volatile *)IMASK) /* Interrupt Mask Register */
2704#define bfin_read_IMASK() bfin_read32(IMASK)
2705#define bfin_write_IMASK(val) bfin_write32(IMASK, val)
2706#define pIPEND ((uint32_t volatile *)IPEND) /* Interrupt Pending Register */
2707#define bfin_read_IPEND() bfin_read32(IPEND)
2708#define bfin_write_IPEND(val) bfin_write32(IPEND, val)
2709#define pIPRIO ((uint32_t volatile *)IPRIO) /* Interrupt Priority Register */
2710#define bfin_read_IPRIO() bfin_read32(IPRIO)
2711#define bfin_write_IPRIO(val) bfin_write32(IPRIO, val)
2712#define pTCNTL ((uint32_t volatile *)TCNTL) /* Core Timer Control Register */
2713#define bfin_read_TCNTL() bfin_read32(TCNTL)
2714#define bfin_write_TCNTL(val) bfin_write32(TCNTL, val)
2715#define pTPERIOD ((uint32_t volatile *)TPERIOD) /* Core Timer Period Register */
2716#define bfin_read_TPERIOD() bfin_read32(TPERIOD)
2717#define bfin_write_TPERIOD(val) bfin_write32(TPERIOD, val)
2718#define pTSCALE ((uint32_t volatile *)TSCALE) /* Core Timer Scale Register */
2719#define bfin_read_TSCALE() bfin_read32(TSCALE)
2720#define bfin_write_TSCALE(val) bfin_write32(TSCALE, val)
2721#define pTCOUNT ((uint32_t volatile *)TCOUNT) /* Core Timer Count Register */
2722#define bfin_read_TCOUNT() bfin_read32(TCOUNT)
2723#define bfin_write_TCOUNT(val) bfin_write32(TCOUNT, val)
2724#define pDSPID ((uint32_t volatile *)DSPID)
2725#define bfin_read_DSPID() bfin_read32(DSPID)
2726#define bfin_write_DSPID(val) bfin_write32(DSPID, val)
2727#define pCHIPID ((uint32_t volatile *)CHIPID)
2728#define bfin_read_CHIPID() bfin_read32(CHIPID)
2729#define bfin_write_CHIPID(val) bfin_write32(CHIPID, val)
2730#define pTBUFCTL ((uint32_t volatile *)TBUFCTL) /* Trace Buffer Control Register */
2731#define bfin_read_TBUFCTL() bfin_read32(TBUFCTL)
2732#define bfin_write_TBUFCTL(val) bfin_write32(TBUFCTL, val)
2733#define pTBUFSTAT ((uint32_t volatile *)TBUFSTAT) /* Trace Buffer Status Register */
2734#define bfin_read_TBUFSTAT() bfin_read32(TBUFSTAT)
2735#define bfin_write_TBUFSTAT(val) bfin_write32(TBUFSTAT, val)
2736#define pTBUF ((void * volatile *)TBUF) /* Trace Buffer */
2737#define bfin_read_TBUF() bfin_readPTR(TBUF)
2738#define bfin_write_TBUF(val) bfin_writePTR(TBUF, val)
2739#define pPFCTL ((uint32_t volatile *)PFCTL)
2740#define bfin_read_PFCTL() bfin_read32(PFCTL)
2741#define bfin_write_PFCTL(val) bfin_write32(PFCTL, val)
2742#define pPFCNTR0 ((uint32_t volatile *)PFCNTR0)
2743#define bfin_read_PFCNTR0() bfin_read32(PFCNTR0)
2744#define bfin_write_PFCNTR0(val) bfin_write32(PFCNTR0, val)
2745#define pPFCNTR1 ((uint32_t volatile *)PFCNTR1)
2746#define bfin_read_PFCNTR1() bfin_read32(PFCNTR1)
2747#define bfin_write_PFCNTR1(val) bfin_write32(PFCNTR1, val)
2748#define pDMA_TC_CNT ((uint16_t volatile *)DMA_TC_CNT)
2749#define bfin_read_DMA_TC_CNT() bfin_read16(DMA_TC_CNT)
2750#define bfin_write_DMA_TC_CNT(val) bfin_write16(DMA_TC_CNT, val)
2751#define pDMA_TC_PER ((uint16_t volatile *)DMA_TC_PER)
2752#define bfin_read_DMA_TC_PER() bfin_read16(DMA_TC_PER)
2753#define bfin_write_DMA_TC_PER(val) bfin_write16(DMA_TC_PER, val)
2754
2755#endif /* __BFIN_CDEF_ADSP_EDN_BF534_extended__ */