blob: de7ce9fe0bba9aefa729f6a08a98b9a4d3327921 [file] [log] [blame]
Sricharan9310ff72011-11-15 09:49:55 -05001/*
2 * (C) Copyright 2010
3 * Texas Instruments Incorporated, <www.ti.com>
4 *
SRICHARAN R359824e2012-03-12 02:25:35 +00005 * Sricharan R <r.sricharan@ti.com>
Sricharan9310ff72011-11-15 09:49:55 -05006 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Sricharan9310ff72011-11-15 09:49:55 -05008 */
9#ifndef _EVM5430_MUX_DATA_H
10#define _EVM5430_MUX_DATA_H
11
12#include <asm/arch/mux_omap5.h>
13
14const struct pad_conf_entry core_padconf_array_essential[] = {
15
SRICHARAN R359824e2012-03-12 02:25:35 +000016 {EMMC_CLK, (PTU | IEN | M0)}, /* EMMC_CLK */
17 {EMMC_CMD, (PTU | IEN | M0)}, /* EMMC_CMD */
18 {EMMC_DATA0, (PTU | IEN | M0)}, /* EMMC_DATA0 */
19 {EMMC_DATA1, (PTU | IEN | M0)}, /* EMMC_DATA1 */
20 {EMMC_DATA2, (PTU | IEN | M0)}, /* EMMC_DATA2 */
21 {EMMC_DATA3, (PTU | IEN | M0)}, /* EMMC_DATA3 */
22 {EMMC_DATA4, (PTU | IEN | M0)}, /* EMMC_DATA4 */
23 {EMMC_DATA5, (PTU | IEN | M0)}, /* EMMC_DATA5 */
24 {EMMC_DATA6, (PTU | IEN | M0)}, /* EMMC_DATA6 */
25 {EMMC_DATA7, (PTU | IEN | M0)}, /* EMMC_DATA7 */
26 {SDCARD_CLK, (PTU | IEN | M0)}, /* SDCARD_CLK */
27 {SDCARD_CMD, (PTU | IEN | M0)}, /* SDCARD_CMD */
28 {SDCARD_DATA0, (PTU | IEN | M0)}, /* SDCARD_DATA0*/
29 {SDCARD_DATA1, (PTU | IEN | M0)}, /* SDCARD_DATA1*/
30 {SDCARD_DATA2, (PTU | IEN | M0)}, /* SDCARD_DATA2*/
31 {SDCARD_DATA3, (PTU | IEN | M0)}, /* SDCARD_DATA3*/
32 {UART3_RX_IRRX, (PTU | IEN | M0)}, /* UART3_RX_IRRX */
33 {UART3_TX_IRTX, (M0)}, /* UART3_TX_IRTX */
SRICHARAN R264a06c2012-06-12 19:53:32 +000034 {USBB1_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB1_HSIC_STROBE */
35 {USBB1_HSIC_DATA, (PTU | IEN | M0)}, /* USBB1_HSIC_DATA */
36 {USBB2_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB2_HSIC_STROBE */
37 {USBB2_HSIC_DATA, (PTU | IEN | M0)}, /* USBB2_HSIC_DATA */
38 {USBB3_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB3_HSIC_STROBE*/
39 {USBB3_HSIC_DATA, (PTU | IEN | M0)}, /* USBB3_HSIC_DATA */
40 {USBD0_HS_DP, (IEN | M0)}, /* USBD0_HS_DP */
41 {USBD0_HS_DM, (IEN | M0)}, /* USBD0_HS_DM */
42 {USBD0_SS_RX, (IEN | M0)}, /* USBD0_SS_RX */
Dan Murphy05d5f992013-07-11 13:10:28 -050043 {I2C5_SCL, (IEN | M0)}, /* I2C5_SCL */
44 {I2C5_SDA, (IEN | M0)}, /* I2C5_SDA */
Dan Murphy29d04b52013-08-01 14:05:59 -050045 {HSI2_ACWAKE, (PTU | M6)}, /* HSI2_ACWAKE */
46 {HSI2_CAFLAG, (PTU | M6)}, /* HSI2_CAFLAG */
Sricharan9310ff72011-11-15 09:49:55 -050047};
48
49const struct pad_conf_entry wkup_padconf_array_essential[] = {
50
SRICHARAN R359824e2012-03-12 02:25:35 +000051 {SR_PMIC_SCL, (PTU | IEN | M0)}, /* SR_PMIC_SCL */
52 {SR_PMIC_SDA, (PTU | IEN | M0)}, /* SR_PMIC_SDA */
53 {SYS_32K, (IEN | M0)}, /* SYS_32K */
Dan Murphy29d04b52013-08-01 14:05:59 -050054 {FREF_CLK1_OUT, (PTD | IEN | M0)}, /* FREF_CLK1_OUT */
Sricharan9310ff72011-11-15 09:49:55 -050055
56};
57
Sricharan9310ff72011-11-15 09:49:55 -050058#endif /* _EVM4430_MUX_DATA_H */