blob: d56ec2cd0c5fce8caf79f9bd582924c6f7c00622 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
2 * tsec.h
3 *
4 * Driver for the Motorola Triple Speed Ethernet Controller
5 *
6 * This software may be used and distributed according to the
7 * terms of the GNU Public License, Version 2, incorporated
8 * herein by reference.
9 *
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +053010 * Copyright 2004, 2007, 2009 Freescale Semiconductor, Inc.
wdenk9c53f402003-10-15 23:53:47 +000011 * (C) Copyright 2003, Motorola, Inc.
12 * maintained by Xianghua Xiao (x.xiao@motorola.com)
13 * author Andy Fleming
14 *
15 */
16
17#ifndef __TSEC_H
18#define __TSEC_H
19
20#include <net.h>
Eran Liberty9095d4a2005-07-28 10:08:46 -050021#include <config.h>
wdenk9c53f402003-10-15 23:53:47 +000022
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +053023#define TSEC_SIZE 0x01000
24#define TSEC_MDIO_OFFSET 0x01000
Eran Liberty9095d4a2005-07-28 10:08:46 -050025
Andy Flemingfecff2b2008-08-31 16:33:26 -050026#define STD_TSEC_INFO(num) \
27{ \
28 .regs = (tsec_t *)(TSEC_BASE_ADDR + ((num - 1) * TSEC_SIZE)), \
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +053029 .miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR), \
30 .miiregs_sgmii = (tsec_mdio_t *)(MDIO_BASE_ADDR \
31 + (num - 1) * TSEC_MDIO_OFFSET), \
Andy Flemingfecff2b2008-08-31 16:33:26 -050032 .devname = CONFIG_TSEC##num##_NAME, \
33 .phyaddr = TSEC##num##_PHY_ADDR, \
34 .flags = TSEC##num##_FLAGS \
35}
36
37#define SET_STD_TSEC_INFO(x, num) \
38{ \
39 x.regs = (tsec_t *)(TSEC_BASE_ADDR + ((num - 1) * TSEC_SIZE)); \
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +053040 x.miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR); \
41 x.miiregs_sgmii = (tsec_mdio_t *)(MDIO_BASE_ADDR \
42 + (num - 1) * TSEC_MDIO_OFFSET); \
Andy Flemingfecff2b2008-08-31 16:33:26 -050043 x.devname = CONFIG_TSEC##num##_NAME; \
44 x.phyaddr = TSEC##num##_PHY_ADDR; \
45 x.flags = TSEC##num##_FLAGS;\
46}
47
wdenk9c53f402003-10-15 23:53:47 +000048#define MAC_ADDR_LEN 6
49
Wolfgang Denka1be4762008-05-20 16:00:29 +020050/* #define TSEC_TIMEOUT 1000000 */
wdenka445ddf2004-06-09 00:34:46 +000051#define TSEC_TIMEOUT 1000
Wolfgang Denka1be4762008-05-20 16:00:29 +020052#define TOUT_LOOP 1000000
wdenk9c53f402003-10-15 23:53:47 +000053
Stefan Roesec0dc34f2005-09-21 18:20:22 +020054#define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* in ms */
55
Andy Flemingac65e072008-08-31 16:33:27 -050056/* TBI register addresses */
57#define TBI_CR 0x00
58#define TBI_SR 0x01
59#define TBI_ANA 0x04
60#define TBI_ANLPBPA 0x05
61#define TBI_ANEX 0x06
62#define TBI_TBICON 0x11
63
64/* TBI MDIO register bit fields*/
65#define TBICON_CLK_SELECT 0x0020
66#define TBIANA_ASYMMETRIC_PAUSE 0x0100
67#define TBIANA_SYMMETRIC_PAUSE 0x0080
68#define TBIANA_HALF_DUPLEX 0x0040
69#define TBIANA_FULL_DUPLEX 0x0020
70#define TBICR_PHY_RESET 0x8000
71#define TBICR_ANEG_ENABLE 0x1000
72#define TBICR_RESTART_ANEG 0x0200
73#define TBICR_FULL_DUPLEX 0x0100
74#define TBICR_SPEED1_SET 0x0040
75
76
wdenk9c53f402003-10-15 23:53:47 +000077/* MAC register bits */
78#define MACCFG1_SOFT_RESET 0x80000000
79#define MACCFG1_RESET_RX_MC 0x00080000
80#define MACCFG1_RESET_TX_MC 0x00040000
81#define MACCFG1_RESET_RX_FUN 0x00020000
82#define MACCFG1_RESET_TX_FUN 0x00010000
83#define MACCFG1_LOOPBACK 0x00000100
84#define MACCFG1_RX_FLOW 0x00000020
85#define MACCFG1_TX_FLOW 0x00000010
86#define MACCFG1_SYNCD_RX_EN 0x00000008
87#define MACCFG1_RX_EN 0x00000004
88#define MACCFG1_SYNCD_TX_EN 0x00000002
89#define MACCFG1_TX_EN 0x00000001
90
91#define MACCFG2_INIT_SETTINGS 0x00007205
92#define MACCFG2_FULL_DUPLEX 0x00000001
Wolfgang Denka1be4762008-05-20 16:00:29 +020093#define MACCFG2_IF 0x00000300
wdenka445ddf2004-06-09 00:34:46 +000094#define MACCFG2_GMII 0x00000200
Wolfgang Denka1be4762008-05-20 16:00:29 +020095#define MACCFG2_MII 0x00000100
wdenk9c53f402003-10-15 23:53:47 +000096
97#define ECNTRL_INIT_SETTINGS 0x00001000
Wolfgang Denka1be4762008-05-20 16:00:29 +020098#define ECNTRL_TBI_MODE 0x00000020
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050099#define ECNTRL_R100 0x00000008
Andy Fleming2fffa052007-04-23 02:24:28 -0500100#define ECNTRL_SGMII_MODE 0x00000002
wdenk9c53f402003-10-15 23:53:47 +0000101
wdenka445ddf2004-06-09 00:34:46 +0000102#define miim_end -2
103#define miim_read -1
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#ifndef CONFIG_SYS_TBIPA_VALUE
106 #define CONFIG_SYS_TBIPA_VALUE 0x1f
Joe Hamman4290d4c2007-08-09 09:08:18 -0500107#endif
wdenk9c53f402003-10-15 23:53:47 +0000108#define MIIMCFG_INIT_VALUE 0x00000003
109#define MIIMCFG_RESET 0x80000000
110
Wolfgang Denka1be4762008-05-20 16:00:29 +0200111#define MIIMIND_BUSY 0x00000001
112#define MIIMIND_NOTVALID 0x00000004
wdenk9c53f402003-10-15 23:53:47 +0000113
Wolfgang Denka1be4762008-05-20 16:00:29 +0200114#define MIIM_CONTROL 0x00
wdenka445ddf2004-06-09 00:34:46 +0000115#define MIIM_CONTROL_RESET 0x00009140
Wolfgang Denka1be4762008-05-20 16:00:29 +0200116#define MIIM_CONTROL_INIT 0x00001140
117#define MIIM_CONTROL_RESTART 0x00001340
118#define MIIM_ANEN 0x00001000
wdenka445ddf2004-06-09 00:34:46 +0000119
Wolfgang Denka1be4762008-05-20 16:00:29 +0200120#define MIIM_CR 0x00
wdenka445ddf2004-06-09 00:34:46 +0000121#define MIIM_CR_RST 0x00008000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200122#define MIIM_CR_INIT 0x00001000
wdenk78924a72004-04-18 21:45:42 +0000123
124#define MIIM_STATUS 0x1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200125#define MIIM_STATUS_AN_DONE 0x00000020
wdenka445ddf2004-06-09 00:34:46 +0000126#define MIIM_STATUS_LINK 0x0004
wdenk9c53f402003-10-15 23:53:47 +0000127
wdenka445ddf2004-06-09 00:34:46 +0000128#define MIIM_PHYIR1 0x2
129#define MIIM_PHYIR2 0x3
wdenk9c53f402003-10-15 23:53:47 +0000130
wdenka445ddf2004-06-09 00:34:46 +0000131#define MIIM_ANAR 0x4
132#define MIIM_ANAR_INIT 0x1e1
wdenk9c53f402003-10-15 23:53:47 +0000133
134#define MIIM_TBI_ANLPBPA 0x5
135#define MIIM_TBI_ANLPBPA_HALF 0x00000040
136#define MIIM_TBI_ANLPBPA_FULL 0x00000020
137
wdenka445ddf2004-06-09 00:34:46 +0000138#define MIIM_TBI_ANEX 0x6
139#define MIIM_TBI_ANEX_NP 0x00000004
140#define MIIM_TBI_ANEX_PRX 0x00000002
141
142#define MIIM_GBIT_CONTROL 0x9
143#define MIIM_GBIT_CONTROL_INIT 0xe00
wdenk9c53f402003-10-15 23:53:47 +0000144
Andre Schwarz1e18be12008-04-29 19:18:32 +0200145#define MIIM_EXT_PAGE_ACCESS 0x1f
146
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500147/* Broadcom BCM54xx -- taken from linux sungem_phy */
Zach LeRoyddb7fc72009-05-22 10:26:33 -0500148#define MIIM_BCM54xx_AUXCNTL 0x18
149#define MIIM_BCM54xx_AUXCNTL_ENCODE(val) ((val & 0x7) << 12)|(val & 0x7)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500150#define MIIM_BCM54xx_AUXSTATUS 0x19
151#define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700
152#define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8
153
Peter Tyser3c93d8b2009-11-09 13:09:47 -0600154#define MIIM_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
155#define MIIM_BCM54XX_SHD_WRITE 0x8000
156#define MIIM_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
157#define MIIM_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
158#define MIIM_BCM54XX_SHD_WR_ENCODE(val, data) \
159 (MIIM_BCM54XX_SHD_WRITE | MIIM_BCM54XX_SHD_VAL(val) | \
160 MIIM_BCM54XX_SHD_DATA(data))
161
162#define MIIM_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
163#define MIIM_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
164#define MIIM_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
165#define MIIM_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
166
wdenka445ddf2004-06-09 00:34:46 +0000167/* Cicada Auxiliary Control/Status Register */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200168#define MIIM_CIS8201_AUX_CONSTAT 0x1c
169#define MIIM_CIS8201_AUXCONSTAT_INIT 0x0004
170#define MIIM_CIS8201_AUXCONSTAT_DUPLEX 0x0020
171#define MIIM_CIS8201_AUXCONSTAT_SPEED 0x0018
172#define MIIM_CIS8201_AUXCONSTAT_GBIT 0x0010
173#define MIIM_CIS8201_AUXCONSTAT_100 0x0008
wdenk9c53f402003-10-15 23:53:47 +0000174
wdenka445ddf2004-06-09 00:34:46 +0000175/* Cicada Extended Control Register 1 */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200176#define MIIM_CIS8201_EXT_CON1 0x17
177#define MIIM_CIS8201_EXTCON1_INIT 0x0000
wdenk9c53f402003-10-15 23:53:47 +0000178
wdenka445ddf2004-06-09 00:34:46 +0000179/* Cicada 8204 Extended PHY Control Register 1 */
180#define MIIM_CIS8204_EPHY_CON 0x17
181#define MIIM_CIS8204_EPHYCON_INIT 0x0006
Wolfgang Denk4de55c02006-03-12 18:09:47 +0100182#define MIIM_CIS8204_EPHYCON_RGMII 0x1100
wdenka445ddf2004-06-09 00:34:46 +0000183
184/* Cicada 8204 Serial LED Control Register */
185#define MIIM_CIS8204_SLED_CON 0x1b
186#define MIIM_CIS8204_SLEDCON_INIT 0x1115
wdenk9c53f402003-10-15 23:53:47 +0000187
188#define MIIM_GBIT_CON 0x09
wdenk78924a72004-04-18 21:45:42 +0000189#define MIIM_GBIT_CON_ADVERT 0x0e00
wdenk9c53f402003-10-15 23:53:47 +0000190
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500191/* Entry for Vitesse VSC8244 regs starts here */
192/* Vitesse VSC8244 Auxiliary Control/Status Register */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200193#define MIIM_VSC8244_AUX_CONSTAT 0x1c
194#define MIIM_VSC8244_AUXCONSTAT_INIT 0x0000
195#define MIIM_VSC8244_AUXCONSTAT_DUPLEX 0x0020
196#define MIIM_VSC8244_AUXCONSTAT_SPEED 0x0018
197#define MIIM_VSC8244_AUXCONSTAT_GBIT 0x0010
198#define MIIM_VSC8244_AUXCONSTAT_100 0x0008
199#define MIIM_CONTROL_INIT_LOOPBACK 0x4000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500200
201/* Vitesse VSC8244 Extended PHY Control Register 1 */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200202#define MIIM_VSC8244_EPHY_CON 0x17
203#define MIIM_VSC8244_EPHYCON_INIT 0x0006
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500204
205/* Vitesse VSC8244 Serial LED Control Register */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200206#define MIIM_VSC8244_LED_CON 0x1b
207#define MIIM_VSC8244_LEDCON_INIT 0xF011
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500208
Tor Krill8b3a82f2008-03-28 15:29:45 +0100209/* Entry for Vitesse VSC8601 regs starts here (Not complete) */
210/* Vitesse VSC8601 Extended PHY Control Register 1 */
Andre Schwarz1e18be12008-04-29 19:18:32 +0200211#define MIIM_VSC8601_EPHY_CON 0x17
Tor Krill8b3a82f2008-03-28 15:29:45 +0100212#define MIIM_VSC8601_EPHY_CON_INIT_SKEW 0x1120
Andre Schwarz1e18be12008-04-29 19:18:32 +0200213#define MIIM_VSC8601_SKEW_CTRL 0x1c
Tor Krill8b3a82f2008-03-28 15:29:45 +0100214
wdenka445ddf2004-06-09 00:34:46 +0000215/* 88E1011 PHY Status Register */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200216#define MIIM_88E1011_PHY_STATUS 0x11
217#define MIIM_88E1011_PHYSTAT_SPEED 0xc000
218#define MIIM_88E1011_PHYSTAT_GBIT 0x8000
219#define MIIM_88E1011_PHYSTAT_100 0x4000
220#define MIIM_88E1011_PHYSTAT_DUPLEX 0x2000
wdenka445ddf2004-06-09 00:34:46 +0000221#define MIIM_88E1011_PHYSTAT_SPDDONE 0x0800
222#define MIIM_88E1011_PHYSTAT_LINK 0x0400
223
Andy Fleming239e75f2006-09-13 10:34:18 -0500224#define MIIM_88E1011_PHY_SCR 0x10
225#define MIIM_88E1011_PHY_MDI_X_AUTO 0x0060
226
227/* 88E1111 PHY LED Control Register */
Andre Schwarz1e18be12008-04-29 19:18:32 +0200228#define MIIM_88E1111_PHY_LED_CONTROL 24
229#define MIIM_88E1111_PHY_LED_DIRECT 0x4100
230#define MIIM_88E1111_PHY_LED_COMBINE 0x411C
Andy Fleming239e75f2006-09-13 10:34:18 -0500231
Sergei Poselenov7d4a2c32008-06-06 15:52:44 +0200232/* 88E1121 PHY LED Control Register */
233#define MIIM_88E1121_PHY_LED_CTRL 16
234#define MIIM_88E1121_PHY_LED_PAGE 3
235#define MIIM_88E1121_PHY_LED_DEF 0x0030
236
Anatolij Gustschind015a022008-12-02 10:31:04 +0100237/* 88E1121 PHY IRQ Enable/Status Register */
238#define MIIM_88E1121_PHY_IRQ_EN 18
239#define MIIM_88E1121_PHY_IRQ_STATUS 19
240
Sergei Poselenov7d4a2c32008-06-06 15:52:44 +0200241#define MIIM_88E1121_PHY_PAGE 22
242
Andy Fleming239e75f2006-09-13 10:34:18 -0500243/* 88E1145 Extended PHY Specific Control Register */
244#define MIIM_88E1145_PHY_EXT_CR 20
245#define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
246#define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
247
Wolfgang Denka1be4762008-05-20 16:00:29 +0200248#define MIIM_88E1145_PHY_PAGE 29
Andy Fleming239e75f2006-09-13 10:34:18 -0500249#define MIIM_88E1145_PHY_CAL_OV 30
250
Dave Liua304a282008-01-11 18:45:28 +0800251/* RTL8211B PHY Status Register */
252#define MIIM_RTL8211B_PHY_STATUS 0x11
253#define MIIM_RTL8211B_PHYSTAT_SPEED 0xc000
254#define MIIM_RTL8211B_PHYSTAT_GBIT 0x8000
255#define MIIM_RTL8211B_PHYSTAT_100 0x4000
256#define MIIM_RTL8211B_PHYSTAT_DUPLEX 0x2000
257#define MIIM_RTL8211B_PHYSTAT_SPDDONE 0x0800
258#define MIIM_RTL8211B_PHYSTAT_LINK 0x0400
Andy Fleming239e75f2006-09-13 10:34:18 -0500259
wdenka445ddf2004-06-09 00:34:46 +0000260/* DM9161 Control register values */
261#define MIIM_DM9161_CR_STOP 0x0400
262#define MIIM_DM9161_CR_RSTAN 0x1200
263
264#define MIIM_DM9161_SCR 0x10
265#define MIIM_DM9161_SCR_INIT 0x0610
266
267/* DM9161 Specified Configuration and Status Register */
268#define MIIM_DM9161_SCSR 0x11
269#define MIIM_DM9161_SCSR_100F 0x8000
270#define MIIM_DM9161_SCSR_100H 0x4000
271#define MIIM_DM9161_SCSR_10F 0x2000
272#define MIIM_DM9161_SCSR_10H 0x1000
273
274/* DM9161 10BT Configuration/Status */
275#define MIIM_DM9161_10BTCSR 0x12
276#define MIIM_DM9161_10BTCSR_INIT 0x7800
wdenk9c53f402003-10-15 23:53:47 +0000277
wdenkf41ff3b2005-04-04 23:43:44 +0000278/* LXT971 Status 2 registers */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200279#define MIIM_LXT971_SR2 0x11 /* Status Register 2 */
Wolfgang Denka79c44f2006-03-12 18:06:37 +0100280#define MIIM_LXT971_SR2_SPEED_MASK 0x4200
Wolfgang Denka1be4762008-05-20 16:00:29 +0200281#define MIIM_LXT971_SR2_10HDX 0x0000 /* 10 Mbit half duplex selected */
282#define MIIM_LXT971_SR2_10FDX 0x0200 /* 10 Mbit full duplex selected */
283#define MIIM_LXT971_SR2_100HDX 0x4000 /* 100 Mbit half duplex selected */
284#define MIIM_LXT971_SR2_100FDX 0x4200 /* 100 Mbit full duplex selected */
wdenkf41ff3b2005-04-04 23:43:44 +0000285
Wolfgang Denkf0c4e462006-03-12 22:50:55 +0100286/* DP83865 Control register values */
287#define MIIM_DP83865_CR_INIT 0x9200
288
289/* DP83865 Link and Auto-Neg Status Register */
290#define MIIM_DP83865_LANR 0x11
291#define MIIM_DP83865_SPD_MASK 0x0018
292#define MIIM_DP83865_SPD_1000 0x0010
293#define MIIM_DP83865_SPD_100 0x0008
294#define MIIM_DP83865_DPX_FULL 0x0002
295
Wolfgang Denka1be4762008-05-20 16:00:29 +0200296#define MIIM_READ_COMMAND 0x00000001
wdenk9c53f402003-10-15 23:53:47 +0000297
298#define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN
299
300#define MINFLR_INIT_SETTINGS 0x00000040
301
Wolfgang Denka1be4762008-05-20 16:00:29 +0200302#define DMACTRL_INIT_SETTINGS 0x000000c3
303#define DMACTRL_GRS 0x00000010
304#define DMACTRL_GTS 0x00000008
wdenk9c53f402003-10-15 23:53:47 +0000305
Wolfgang Denka1be4762008-05-20 16:00:29 +0200306#define TSTAT_CLEAR_THALT 0x80000000
307#define RSTAT_CLEAR_RHALT 0x00800000
wdenk9c53f402003-10-15 23:53:47 +0000308
wdenk9c53f402003-10-15 23:53:47 +0000309
wdenk9c53f402003-10-15 23:53:47 +0000310#define IEVENT_INIT_CLEAR 0xffffffff
311#define IEVENT_BABR 0x80000000
312#define IEVENT_RXC 0x40000000
313#define IEVENT_BSY 0x20000000
314#define IEVENT_EBERR 0x10000000
315#define IEVENT_MSRO 0x04000000
316#define IEVENT_GTSC 0x02000000
317#define IEVENT_BABT 0x01000000
318#define IEVENT_TXC 0x00800000
319#define IEVENT_TXE 0x00400000
320#define IEVENT_TXB 0x00200000
321#define IEVENT_TXF 0x00100000
322#define IEVENT_IE 0x00080000
323#define IEVENT_LC 0x00040000
324#define IEVENT_CRL 0x00020000
325#define IEVENT_XFUN 0x00010000
326#define IEVENT_RXB0 0x00008000
327#define IEVENT_GRSC 0x00000100
328#define IEVENT_RXF0 0x00000080
329
330#define IMASK_INIT_CLEAR 0x00000000
331#define IMASK_TXEEN 0x00400000
332#define IMASK_TXBEN 0x00200000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200333#define IMASK_TXFEN 0x00100000
wdenk9c53f402003-10-15 23:53:47 +0000334#define IMASK_RXFEN0 0x00000080
335
336
337/* Default Attribute fields */
338#define ATTR_INIT_SETTINGS 0x000000c0
339#define ATTRELI_INIT_SETTINGS 0x00000000
340
341
342/* TxBD status field bits */
343#define TXBD_READY 0x8000
344#define TXBD_PADCRC 0x4000
345#define TXBD_WRAP 0x2000
346#define TXBD_INTERRUPT 0x1000
347#define TXBD_LAST 0x0800
348#define TXBD_CRC 0x0400
349#define TXBD_DEF 0x0200
350#define TXBD_HUGEFRAME 0x0080
351#define TXBD_LATECOLLISION 0x0080
352#define TXBD_RETRYLIMIT 0x0040
353#define TXBD_RETRYCOUNTMASK 0x003c
354#define TXBD_UNDERRUN 0x0002
Wolfgang Denka1be4762008-05-20 16:00:29 +0200355#define TXBD_STATS 0x03ff
wdenk9c53f402003-10-15 23:53:47 +0000356
357/* RxBD status field bits */
358#define RXBD_EMPTY 0x8000
359#define RXBD_RO1 0x4000
360#define RXBD_WRAP 0x2000
361#define RXBD_INTERRUPT 0x1000
362#define RXBD_LAST 0x0800
363#define RXBD_FIRST 0x0400
364#define RXBD_MISS 0x0100
365#define RXBD_BROADCAST 0x0080
366#define RXBD_MULTICAST 0x0040
367#define RXBD_LARGE 0x0020
368#define RXBD_NONOCTET 0x0010
369#define RXBD_SHORT 0x0008
370#define RXBD_CRCERR 0x0004
371#define RXBD_OVERRUN 0x0002
372#define RXBD_TRUNCATED 0x0001
373#define RXBD_STATS 0x003f
374
375typedef struct txbd8
376{
Wolfgang Denka1be4762008-05-20 16:00:29 +0200377 ushort status; /* Status Fields */
378 ushort length; /* Buffer length */
379 uint bufPtr; /* Buffer Pointer */
wdenk9c53f402003-10-15 23:53:47 +0000380} txbd8_t;
381
382typedef struct rxbd8
383{
Wolfgang Denka1be4762008-05-20 16:00:29 +0200384 ushort status; /* Status Fields */
385 ushort length; /* Buffer Length */
386 uint bufPtr; /* Buffer Pointer */
wdenk9c53f402003-10-15 23:53:47 +0000387} rxbd8_t;
388
389typedef struct rmon_mib
390{
391 /* Transmit and Receive Counters */
392 uint tr64; /* Transmit and Receive 64-byte Frame Counter */
393 uint tr127; /* Transmit and Receive 65-127 byte Frame Counter */
394 uint tr255; /* Transmit and Receive 128-255 byte Frame Counter */
395 uint tr511; /* Transmit and Receive 256-511 byte Frame Counter */
396 uint tr1k; /* Transmit and Receive 512-1023 byte Frame Counter */
397 uint trmax; /* Transmit and Receive 1024-1518 byte Frame Counter */
398 uint trmgv; /* Transmit and Receive 1519-1522 byte Good VLAN Frame */
399 /* Receive Counters */
400 uint rbyt; /* Receive Byte Counter */
401 uint rpkt; /* Receive Packet Counter */
402 uint rfcs; /* Receive FCS Error Counter */
403 uint rmca; /* Receive Multicast Packet (Counter) */
404 uint rbca; /* Receive Broadcast Packet */
405 uint rxcf; /* Receive Control Frame Packet */
406 uint rxpf; /* Receive Pause Frame Packet */
407 uint rxuo; /* Receive Unknown OP Code */
408 uint raln; /* Receive Alignment Error */
409 uint rflr; /* Receive Frame Length Error */
410 uint rcde; /* Receive Code Error */
411 uint rcse; /* Receive Carrier Sense Error */
412 uint rund; /* Receive Undersize Packet */
413 uint rovr; /* Receive Oversize Packet */
414 uint rfrg; /* Receive Fragments */
415 uint rjbr; /* Receive Jabber */
416 uint rdrp; /* Receive Drop */
417 /* Transmit Counters */
418 uint tbyt; /* Transmit Byte Counter */
419 uint tpkt; /* Transmit Packet */
420 uint tmca; /* Transmit Multicast Packet */
421 uint tbca; /* Transmit Broadcast Packet */
422 uint txpf; /* Transmit Pause Control Frame */
423 uint tdfr; /* Transmit Deferral Packet */
424 uint tedf; /* Transmit Excessive Deferral Packet */
425 uint tscl; /* Transmit Single Collision Packet */
426 /* (0x2_n700) */
427 uint tmcl; /* Transmit Multiple Collision Packet */
428 uint tlcl; /* Transmit Late Collision Packet */
429 uint txcl; /* Transmit Excessive Collision Packet */
430 uint tncl; /* Transmit Total Collision */
431
432 uint res2;
433
434 uint tdrp; /* Transmit Drop Frame */
435 uint tjbr; /* Transmit Jabber Frame */
436 uint tfcs; /* Transmit FCS Error */
437 uint txcf; /* Transmit Control Frame */
438 uint tovr; /* Transmit Oversize Frame */
439 uint tund; /* Transmit Undersize Frame */
440 uint tfrg; /* Transmit Fragments Frame */
441 /* General Registers */
442 uint car1; /* Carry Register One */
443 uint car2; /* Carry Register Two */
444 uint cam1; /* Carry Register One Mask */
445 uint cam2; /* Carry Register Two Mask */
446} rmon_mib_t;
447
448typedef struct tsec_hash_regs
449{
450 uint iaddr0; /* Individual Address Register 0 */
451 uint iaddr1; /* Individual Address Register 1 */
452 uint iaddr2; /* Individual Address Register 2 */
453 uint iaddr3; /* Individual Address Register 3 */
454 uint iaddr4; /* Individual Address Register 4 */
455 uint iaddr5; /* Individual Address Register 5 */
456 uint iaddr6; /* Individual Address Register 6 */
457 uint iaddr7; /* Individual Address Register 7 */
458 uint res1[24];
459 uint gaddr0; /* Group Address Register 0 */
460 uint gaddr1; /* Group Address Register 1 */
461 uint gaddr2; /* Group Address Register 2 */
462 uint gaddr3; /* Group Address Register 3 */
463 uint gaddr4; /* Group Address Register 4 */
464 uint gaddr5; /* Group Address Register 5 */
465 uint gaddr6; /* Group Address Register 6 */
466 uint gaddr7; /* Group Address Register 7 */
467 uint res2[24];
468} tsec_hash_t;
469
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530470typedef struct tsec_mdio {
Kumar Gala2e972932009-10-31 11:23:41 -0500471 uint res1[4];
472 uint ieventm;
473 uint imaskm;
474 uint res2;
475 uint emapm;
476 uint res3[320];
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530477 uint miimcfg; /* MII Management: Configuration */
478 uint miimcom; /* MII Management: Command */
479 uint miimadd; /* MII Management: Address */
480 uint miimcon; /* MII Management: Control */
481 uint miimstat; /* MII Management: Status */
482 uint miimind; /* MII Management: Indicators */
Kumar Gala2e972932009-10-31 11:23:41 -0500483 uint res4[690];
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530484} tsec_mdio_t;
485
wdenk9c53f402003-10-15 23:53:47 +0000486typedef struct tsec
487{
488 /* General Control and Status Registers (0x2_n000) */
489 uint res000[4];
490
491 uint ievent; /* Interrupt Event */
492 uint imask; /* Interrupt Mask */
493 uint edis; /* Error Disabled */
494 uint res01c;
495 uint ecntrl; /* Ethernet Control */
496 uint minflr; /* Minimum Frame Length */
497 uint ptv; /* Pause Time Value */
498 uint dmactrl; /* DMA Control */
499 uint tbipa; /* TBI PHY Address */
500
501 uint res034[3];
502 uint res040[48];
503
504 /* Transmit Control and Status Registers (0x2_n100) */
505 uint tctrl; /* Transmit Control */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200506 uint tstat; /* Transmit Status */
wdenk9c53f402003-10-15 23:53:47 +0000507 uint res108;
508 uint tbdlen; /* Tx BD Data Length */
509 uint res110[5];
Wolfgang Denka1be4762008-05-20 16:00:29 +0200510 uint ctbptr; /* Current TxBD Pointer */
wdenk9c53f402003-10-15 23:53:47 +0000511 uint res128[23];
512 uint tbptr; /* TxBD Pointer */
513 uint res188[30];
514 /* (0x2_n200) */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200515 uint res200;
wdenk9c53f402003-10-15 23:53:47 +0000516 uint tbase; /* TxBD Base Address */
517 uint res208[42];
518 uint ostbd; /* Out of Sequence TxBD */
519 uint ostbdp; /* Out of Sequence Tx Data Buffer Pointer */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200520 uint res2b8[18];
wdenk9c53f402003-10-15 23:53:47 +0000521
522 /* Receive Control and Status Registers (0x2_n300) */
523 uint rctrl; /* Receive Control */
524 uint rstat; /* Receive Status */
525 uint res308;
526 uint rbdlen; /* RxBD Data Length */
527 uint res310[4];
Wolfgang Denka1be4762008-05-20 16:00:29 +0200528 uint res320;
529 uint crbptr; /* Current Receive Buffer Pointer */
wdenk9c53f402003-10-15 23:53:47 +0000530 uint res328[6];
Wolfgang Denka1be4762008-05-20 16:00:29 +0200531 uint mrblr; /* Maximum Receive Buffer Length */
wdenk9c53f402003-10-15 23:53:47 +0000532 uint res344[16];
Wolfgang Denka1be4762008-05-20 16:00:29 +0200533 uint rbptr; /* RxBD Pointer */
534 uint res388[30];
wdenk9c53f402003-10-15 23:53:47 +0000535 /* (0x2_n400) */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200536 uint res400;
537 uint rbase; /* RxBD Base Address */
538 uint res408[62];
wdenk9c53f402003-10-15 23:53:47 +0000539
540 /* MAC Registers (0x2_n500) */
541 uint maccfg1; /* MAC Configuration #1 */
542 uint maccfg2; /* MAC Configuration #2 */
543 uint ipgifg; /* Inter Packet Gap/Inter Frame Gap */
544 uint hafdup; /* Half-duplex */
545 uint maxfrm; /* Maximum Frame */
546 uint res514;
547 uint res518;
548
549 uint res51c;
550
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530551 uint resmdio[6];
wdenk9c53f402003-10-15 23:53:47 +0000552
553 uint res538;
554
555 uint ifstat; /* Interface Status */
556 uint macstnaddr1; /* Station Address, part 1 */
557 uint macstnaddr2; /* Station Address, part 2 */
558 uint res548[46];
559
560 /* (0x2_n600) */
561 uint res600[32];
562
563 /* RMON MIB Registers (0x2_n680-0x2_n73c) */
564 rmon_mib_t rmon;
565 uint res740[48];
566
567 /* Hash Function Registers (0x2_n800) */
568 tsec_hash_t hash;
569
Wolfgang Denka1be4762008-05-20 16:00:29 +0200570 uint res900[128];
wdenk9c53f402003-10-15 23:53:47 +0000571
572 /* Pattern Registers (0x2_nb00) */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200573 uint resb00[62];
574 uint attr; /* Default Attribute Register */
575 uint attreli; /* Default Attribute Extract Length and Index */
wdenk9c53f402003-10-15 23:53:47 +0000576
577 /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */
578 uint resc00[256];
579} tsec_t;
580
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500581#define TSEC_GIGABIT (1)
582
583/* This flag currently only has
584 * meaning if we're using the eTSEC */
Peter Tyser94f63a72009-11-09 13:09:48 -0600585#define TSEC_REDUCED (1 << 1) /* MAC-PHY interface uses RGMII */
586#define TSEC_SGMII (1 << 2) /* MAC-PHY interface uses SGMII */
587#define TSEC_FIBER (1 << 3) /* PHY uses fiber, eg 1000 Base-X */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500588
wdenka445ddf2004-06-09 00:34:46 +0000589struct tsec_private {
590 volatile tsec_t *regs;
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530591 volatile tsec_mdio_t *phyregs;
592 volatile tsec_mdio_t *phyregs_sgmii;
wdenka445ddf2004-06-09 00:34:46 +0000593 struct phy_info *phyinfo;
594 uint phyaddr;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500595 u32 flags;
wdenka445ddf2004-06-09 00:34:46 +0000596 uint link;
597 uint duplexity;
598 uint speed;
599};
600
601
602/*
603 * struct phy_cmd: A command for reading or writing a PHY register
604 *
605 * mii_reg: The register to read or write
606 *
607 * mii_data: For writes, the value to put in the register.
Wolfgang Denka1be4762008-05-20 16:00:29 +0200608 * A value of -1 indicates this is a read.
wdenka445ddf2004-06-09 00:34:46 +0000609 *
610 * funct: A function pointer which is invoked for each command.
Wolfgang Denka1be4762008-05-20 16:00:29 +0200611 * For reads, this function will be passed the value read
wdenka445ddf2004-06-09 00:34:46 +0000612 * from the PHY, and process it.
613 * For writes, the result of this function will be written
614 * to the PHY register
615 */
616struct phy_cmd {
Wolfgang Denka1be4762008-05-20 16:00:29 +0200617 uint mii_reg;
618 uint mii_data;
619 uint (*funct) (uint mii_reg, struct tsec_private * priv);
wdenka445ddf2004-06-09 00:34:46 +0000620};
621
622/* struct phy_info: a structure which defines attributes for a PHY
623 *
624 * id will contain a number which represents the PHY. During
625 * startup, the driver will poll the PHY to find out what its
626 * UID--as defined by registers 2 and 3--is. The 32-bit result
627 * gotten from the PHY will be shifted right by "shift" bits to
628 * discard any bits which may change based on revision numbers
629 * unimportant to functionality
630 *
631 * The struct phy_cmd entries represent pointers to an arrays of
632 * commands which tell the driver what to do to the PHY.
633 */
634struct phy_info {
Wolfgang Denka1be4762008-05-20 16:00:29 +0200635 uint id;
636 char *name;
637 uint shift;
638 /* Called to configure the PHY, and modify the controller
639 * based on the results */
640 struct phy_cmd *config;
wdenka445ddf2004-06-09 00:34:46 +0000641
Wolfgang Denka1be4762008-05-20 16:00:29 +0200642 /* Called when starting up the controller */
643 struct phy_cmd *startup;
wdenka445ddf2004-06-09 00:34:46 +0000644
Wolfgang Denka1be4762008-05-20 16:00:29 +0200645 /* Called when bringing down the controller */
646 struct phy_cmd *shutdown;
wdenka445ddf2004-06-09 00:34:46 +0000647};
648
Andy Flemingc067fc12008-08-31 16:33:25 -0500649struct tsec_info_struct {
Andy Flemingfecff2b2008-08-31 16:33:26 -0500650 tsec_t *regs;
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530651 tsec_mdio_t *miiregs;
652 tsec_mdio_t *miiregs_sgmii;
Andy Flemingfecff2b2008-08-31 16:33:26 -0500653 char *devname;
Andy Flemingc067fc12008-08-31 16:33:25 -0500654 unsigned int phyaddr;
655 u32 flags;
Andy Flemingc067fc12008-08-31 16:33:25 -0500656};
657
Andy Flemingfecff2b2008-08-31 16:33:26 -0500658int tsec_standard_init(bd_t *bis);
659int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsec_info, int num);
660
wdenk9c53f402003-10-15 23:53:47 +0000661#endif /* __TSEC_H */