Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2005-2006 Atmel Corporation |
| 3 | * |
| 4 | * Configuration settings for the ATSTK1002 CPU daughterboard |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | #ifndef __CONFIG_H |
| 25 | #define __CONFIG_H |
| 26 | |
Haavard Skinnemoen | 23f62f1 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 27 | #include <asm/arch/memory-map.h> |
| 28 | |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 29 | #define CONFIG_AVR32 1 |
| 30 | #define CONFIG_AT32AP 1 |
| 31 | #define CONFIG_AT32AP7000 1 |
| 32 | #define CONFIG_ATSTK1002 1 |
| 33 | #define CONFIG_ATSTK1000 1 |
| 34 | |
| 35 | #define CONFIG_ATSTK1000_EXT_FLASH 1 |
| 36 | |
| 37 | /* |
| 38 | * Timer clock frequency. We're using the CPU-internal COUNT register |
| 39 | * for this, so this is equivalent to the CPU core clock frequency |
| 40 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 41 | #define CONFIG_SYS_HZ 1000 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 42 | |
| 43 | /* |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 44 | * Set up the PLL to run at 140 MHz, the CPU to run at the PLL |
| 45 | * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the |
| 46 | * PLL frequency. |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 47 | * (CONFIG_SYS_OSC0_HZ * CONFIG_SYS_PLL0_MUL) / CONFIG_SYS_PLL0_DIV = PLL MHz |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 48 | */ |
| 49 | #define CONFIG_PLL 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 50 | #define CONFIG_SYS_POWER_MANAGER 1 |
| 51 | #define CONFIG_SYS_OSC0_HZ 20000000 |
| 52 | #define CONFIG_SYS_PLL0_DIV 1 |
| 53 | #define CONFIG_SYS_PLL0_MUL 7 |
| 54 | #define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16 |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 55 | /* |
| 56 | * Set the CPU running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | * PLL / (2^CONFIG_SYS_CLKDIV_CPU) = CPU MHz |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 58 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 59 | #define CONFIG_SYS_CLKDIV_CPU 0 |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 60 | /* |
| 61 | * Set the HSB running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | * PLL / (2^CONFIG_SYS_CLKDIV_HSB) = HSB MHz |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 63 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | #define CONFIG_SYS_CLKDIV_HSB 1 |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 65 | /* |
| 66 | * Set the PBA running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | * PLL / (2^CONFIG_SYS_CLKDIV_PBA) = PBA MHz |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 68 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | #define CONFIG_SYS_CLKDIV_PBA 2 |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 70 | /* |
| 71 | * Set the PBB running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | * PLL / (2^CONFIG_SYS_CLKDIV_PBB) = PBB MHz |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 73 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 74 | #define CONFIG_SYS_CLKDIV_PBB 1 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 75 | |
Haavard Skinnemoen | c6f292f | 2010-08-12 13:52:54 +0700 | [diff] [blame] | 76 | /* Reserve VM regions for SDRAM and NOR flash */ |
| 77 | #define CONFIG_SYS_NR_VM_REGIONS 2 |
| 78 | |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 79 | /* |
| 80 | * The PLLOPT register controls the PLL like this: |
| 81 | * icp = PLLOPT<2> |
| 82 | * ivco = PLLOPT<1:0> |
| 83 | * |
| 84 | * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz). |
| 85 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | #define CONFIG_SYS_PLL0_OPT 0x04 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 87 | |
Haavard Skinnemoen | 0a2743f | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 88 | #undef CONFIG_USART0 |
| 89 | #define CONFIG_USART1 1 |
| 90 | #undef CONFIG_USART2 |
| 91 | #undef CONFIG_USART3 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 92 | |
| 93 | /* User serviceable stuff */ |
Haavard Skinnemoen | e034f52 | 2006-12-17 18:56:46 +0100 | [diff] [blame] | 94 | #define CONFIG_DOS_PARTITION 1 |
| 95 | |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 96 | #define CONFIG_CMDLINE_TAG 1 |
| 97 | #define CONFIG_SETUP_MEMORY_TAGS 1 |
| 98 | #define CONFIG_INITRD_TAG 1 |
| 99 | |
| 100 | #define CONFIG_STACKSIZE (2048) |
| 101 | |
| 102 | #define CONFIG_BAUDRATE 115200 |
| 103 | #define CONFIG_BOOTARGS \ |
Eirik Aanonsen | b4ba6c6 | 2007-09-18 08:47:20 +0200 | [diff] [blame] | 104 | "console=ttyS0 root=/dev/mmcblk0p1 fbmem=600k rootwait=1" |
Haavard Skinnemoen | 1ec8427 | 2007-03-21 19:47:36 +0100 | [diff] [blame] | 105 | |
| 106 | #define CONFIG_BOOTCOMMAND \ |
| 107 | "fsload; bootm $(fileaddr)" |
| 108 | |
| 109 | /* |
| 110 | * Only interrupt autoboot if <space> is pressed. Otherwise, garbage |
| 111 | * data on the serial line may interrupt the boot sequence. |
| 112 | */ |
Hans-Christian Egtvedt | 3a9eaad | 2007-08-30 15:03:05 +0200 | [diff] [blame] | 113 | #define CONFIG_BOOTDELAY 1 |
Haavard Skinnemoen | 1ec8427 | 2007-03-21 19:47:36 +0100 | [diff] [blame] | 114 | #define CONFIG_AUTOBOOT 1 |
| 115 | #define CONFIG_AUTOBOOT_KEYED 1 |
Wolfgang Denk | dd5463b | 2008-07-16 16:38:59 +0200 | [diff] [blame] | 116 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 117 | "Press SPACE to abort autoboot in %d seconds\n", bootdelay |
Haavard Skinnemoen | 1ec8427 | 2007-03-21 19:47:36 +0100 | [diff] [blame] | 118 | #define CONFIG_AUTOBOOT_DELAY_STR "d" |
| 119 | #define CONFIG_AUTOBOOT_STOP_STR " " |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 120 | |
Haavard Skinnemoen | 58f4c26 | 2006-12-17 17:14:30 +0100 | [diff] [blame] | 121 | /* |
Haavard Skinnemoen | b4d8502 | 2007-10-24 15:48:37 +0200 | [diff] [blame] | 122 | * After booting the board for the first time, new ethernet addresses |
| 123 | * should be generated and assigned to the environment variables |
| 124 | * "ethaddr" and "eth1addr". This is normally done during production. |
Haavard Skinnemoen | 58f4c26 | 2006-12-17 17:14:30 +0100 | [diff] [blame] | 125 | */ |
Haavard Skinnemoen | 58f4c26 | 2006-12-17 17:14:30 +0100 | [diff] [blame] | 126 | #define CONFIG_OVERWRITE_ETHADDR_ONCE 1 |
| 127 | #define CONFIG_NET_MULTI 1 |
| 128 | |
Jon Loeliger | dcf1451 | 2007-07-09 21:48:26 -0500 | [diff] [blame] | 129 | /* |
| 130 | * BOOTP options |
| 131 | */ |
| 132 | #define CONFIG_BOOTP_SUBNETMASK |
| 133 | #define CONFIG_BOOTP_GATEWAY |
| 134 | |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 135 | |
Jon Loeliger | c5707f5 | 2007-07-04 22:31:42 -0500 | [diff] [blame] | 136 | /* |
| 137 | * Command line configuration. |
| 138 | */ |
| 139 | #include <config_cmd_default.h> |
| 140 | |
| 141 | #define CONFIG_CMD_ASKENV |
| 142 | #define CONFIG_CMD_DHCP |
| 143 | #define CONFIG_CMD_EXT2 |
| 144 | #define CONFIG_CMD_FAT |
| 145 | #define CONFIG_CMD_JFFS2 |
| 146 | #define CONFIG_CMD_MMC |
Jon Loeliger | c5707f5 | 2007-07-04 22:31:42 -0500 | [diff] [blame] | 147 | |
David Brownell | 6ce352c | 2008-02-22 12:54:39 -0800 | [diff] [blame] | 148 | #undef CONFIG_CMD_FPGA |
Jon Loeliger | c5707f5 | 2007-07-04 22:31:42 -0500 | [diff] [blame] | 149 | #undef CONFIG_CMD_SETGETDCR |
Wolfgang Denk | 85c25df | 2009-04-01 23:34:12 +0200 | [diff] [blame] | 150 | #undef CONFIG_CMD_SOURCE |
Jon Loeliger | c5707f5 | 2007-07-04 22:31:42 -0500 | [diff] [blame] | 151 | #undef CONFIG_CMD_XIMG |
| 152 | |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 153 | #define CONFIG_ATMEL_USART 1 |
Haavard Skinnemoen | 58f4c26 | 2006-12-17 17:14:30 +0100 | [diff] [blame] | 154 | #define CONFIG_MACB 1 |
Haavard Skinnemoen | 610b362 | 2008-08-29 21:09:49 +0200 | [diff] [blame] | 155 | #define CONFIG_PORTMUX_PIO 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_NR_PIOS 5 |
| 157 | #define CONFIG_SYS_HSDRAMC 1 |
Haavard Skinnemoen | e034f52 | 2006-12-17 18:56:46 +0100 | [diff] [blame] | 158 | #define CONFIG_MMC 1 |
Haavard Skinnemoen | adb6576 | 2008-06-12 19:27:57 +0200 | [diff] [blame] | 159 | #define CONFIG_ATMEL_MCI 1 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_DCACHE_LINESZ 32 |
| 162 | #define CONFIG_SYS_ICACHE_LINESZ 32 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 163 | |
| 164 | #define CONFIG_NR_DRAM_BANKS 1 |
| 165 | |
| 166 | /* External flash on STK1000 */ |
| 167 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_FLASH_CFI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 169 | #define CONFIG_FLASH_CFI_DRIVER 1 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 170 | #endif |
| 171 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_FLASH_BASE 0x00000000 |
| 173 | #define CONFIG_SYS_FLASH_SIZE 0x800000 |
| 174 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 175 | #define CONFIG_SYS_MAX_FLASH_SECT 135 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 176 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 178 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE |
| 180 | #define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE |
| 181 | #define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 182 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 183 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 184 | #define CONFIG_ENV_SIZE 65536 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE) |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 186 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE) |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 188 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_MALLOC_LEN (256*1024) |
| 190 | #define CONFIG_SYS_DMA_ALLOC_LEN (16384) |
Haavard Skinnemoen | abf19bf | 2006-11-20 15:53:10 +0100 | [diff] [blame] | 191 | |
Haavard Skinnemoen | 141cf5e | 2007-11-22 17:01:24 +0100 | [diff] [blame] | 192 | /* Allow 4MB for the kernel run-time image */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000) |
| 194 | #define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024) |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 195 | |
| 196 | /* Other configuration settings that shouldn't have to change all that often */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_PROMPT "U-Boot> " |
| 198 | #define CONFIG_SYS_CBSIZE 256 |
| 199 | #define CONFIG_SYS_MAXARGS 16 |
| 200 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
| 201 | #define CONFIG_SYS_LONGHELP 1 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 202 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE |
| 204 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x700000) |
| 205 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 } |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 206 | |
| 207 | #endif /* __CONFIG_H */ |