blob: 35b60a041b9dfe22c8bc291d47ca2e25b52a895f [file] [log] [blame]
Kumar Gala124b0822008-08-26 15:01:29 -05001/*
Haiying Wang80ad4012010-12-01 10:35:31 -05002 * Copyright 2008-2011 Freescale Semiconductor, Inc.
Kumar Gala124b0822008-08-26 15:01:29 -05003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9#ifndef FSL_DDR_MAIN_H
10#define FSL_DDR_MAIN_H
11
12#include <asm/fsl_ddr_sdram.h>
Haiying Wangfa440362008-10-03 12:36:55 -040013#include <asm/fsl_ddr_dimm_params.h>
Kumar Gala124b0822008-08-26 15:01:29 -050014
Kumar Gala124b0822008-08-26 15:01:29 -050015#include "common_timing_params.h"
16
17/*
18 * Bind the main DDR setup driver's generic names
19 * to this specific DDR technology.
20 */
21static __inline__ int
22compute_dimm_parameters(const generic_spd_eeprom_t *spd,
23 dimm_params_t *pdimm,
24 unsigned int dimm_number)
25{
26 return ddr_compute_dimm_parameters(spd, pdimm, dimm_number);
27}
28
29/*
30 * Data Structures
31 *
32 * All data structures have to be on the stack
33 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_NUM_DDR_CTLRS CONFIG_NUM_DDR_CONTROLLERS
35#define CONFIG_SYS_DIMM_SLOTS_PER_CTLR CONFIG_DIMM_SLOTS_PER_CTLR
Kumar Gala124b0822008-08-26 15:01:29 -050036
37typedef struct {
38 generic_spd_eeprom_t
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039 spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
Kumar Gala124b0822008-08-26 15:01:29 -050040 struct dimm_params_s
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041 dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
42 memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
43 common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
44 fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
Kumar Gala124b0822008-08-26 15:01:29 -050045} fsl_ddr_info_t;
46
47/* Compute steps */
48#define STEP_GET_SPD (1 << 0)
49#define STEP_COMPUTE_DIMM_PARMS (1 << 1)
50#define STEP_COMPUTE_COMMON_PARMS (1 << 2)
51#define STEP_GATHER_OPTS (1 << 3)
52#define STEP_ASSIGN_ADDRESSES (1 << 4)
53#define STEP_COMPUTE_REGS (1 << 5)
54#define STEP_PROGRAM_REGS (1 << 6)
55#define STEP_ALL 0xFFF
56
Kumar Gala68ef4bd2009-06-11 23:42:35 -050057extern unsigned long long
Haiying Wang80ad4012010-12-01 10:35:31 -050058fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
59 unsigned int size_only);
Kumar Gala124b0822008-08-26 15:01:29 -050060
61extern const char * step_to_string(unsigned int step);
62
63extern unsigned int
64compute_fsl_memctl_config_regs(const memctl_options_t *popts,
65 fsl_ddr_cfg_regs_t *ddr,
66 const common_timing_params_t *common_dimm,
67 const dimm_params_t *dimm_parameters,
Haiying Wang80ad4012010-12-01 10:35:31 -050068 unsigned int dbw_capacity_adjust,
69 unsigned int size_only);
Kumar Gala124b0822008-08-26 15:01:29 -050070extern unsigned int
71compute_lowest_common_dimm_parameters(const dimm_params_t *dimm_params,
72 common_timing_params_t *outpdimm,
73 unsigned int number_of_dimms);
74extern unsigned int populate_memctl_options(int all_DIMMs_registered,
75 memctl_options_t *popts,
Haiying Wangfa440362008-10-03 12:36:55 -040076 dimm_params_t *pdimm,
Kumar Gala124b0822008-08-26 15:01:29 -050077 unsigned int ctrl_num);
york93799ca2010-07-02 22:25:52 +000078extern void check_interleaving_options(fsl_ddr_info_t *pinfo);
Kumar Gala124b0822008-08-26 15:01:29 -050079
80extern unsigned int mclk_to_picos(unsigned int mclk);
81extern unsigned int get_memory_clk_period_ps(void);
82extern unsigned int picos_to_mclk(unsigned int picos);
83
84#endif