Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 2 | /* |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 3 | * (C) Copyright 2009 Industrie Dial Face S.p.A. |
| 4 | * Luigi 'Comio' Mantellini <luigi.mantellini@idf-hit.com> |
| 5 | * |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 6 | * (C) Copyright 2001 |
| 7 | * Gerald Van Baren, Custom IDEAS, vanbaren@cideas.com. |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | /* |
| 11 | * This provides a bit-banged interface to the ethernet MII management |
| 12 | * channel. |
| 13 | */ |
| 14 | |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 15 | #include <ioports.h> |
| 16 | #include <ppc_asm.tmpl> |
Marek Vasut | a392ff5 | 2025-02-22 21:33:23 +0100 | [diff] [blame] | 17 | #include <malloc.h> |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 18 | #include <miiphy.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 19 | #include <asm/global_data.h> |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 20 | |
Marek Vasut | b6c2c38 | 2025-02-22 21:33:28 +0100 | [diff] [blame] | 21 | static inline struct bb_miiphy_bus *bb_miiphy_getbus(struct mii_dev *miidev) |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 22 | { |
Marek Vasut | b6c2c38 | 2025-02-22 21:33:28 +0100 | [diff] [blame] | 23 | return container_of(miidev, struct bb_miiphy_bus, mii); |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 24 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 25 | |
Marek Vasut | a392ff5 | 2025-02-22 21:33:23 +0100 | [diff] [blame] | 26 | struct bb_miiphy_bus *bb_miiphy_alloc(void) |
| 27 | { |
| 28 | struct bb_miiphy_bus *bus; |
| 29 | |
| 30 | bus = malloc(sizeof(*bus)); |
| 31 | if (!bus) |
| 32 | return bus; |
| 33 | |
| 34 | mdio_init(&bus->mii); |
| 35 | |
| 36 | return bus; |
| 37 | } |
| 38 | |
| 39 | void bb_miiphy_free(struct bb_miiphy_bus *bus) |
| 40 | { |
| 41 | free(bus); |
| 42 | } |
| 43 | |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 44 | /***************************************************************************** |
| 45 | * |
| 46 | * Utility to send the preamble, address, and register (common to read |
| 47 | * and write). |
| 48 | */ |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 49 | static void miiphy_pre(struct bb_miiphy_bus *bus, const struct bb_miiphy_bus_ops *ops, |
| 50 | char read, unsigned char addr, unsigned char reg) |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 51 | { |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 52 | int j; |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 53 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 54 | /* |
| 55 | * Send a 32 bit preamble ('1's) with an extra '1' bit for good measure. |
| 56 | * The IEEE spec says this is a PHY optional requirement. The AMD |
| 57 | * 79C874 requires one after power up and one after a MII communications |
| 58 | * error. This means that we are doing more preambles than we need, |
| 59 | * but it is safer and will be much more robust. |
| 60 | */ |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 61 | |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 62 | ops->mdio_active(bus); |
| 63 | ops->set_mdio(bus, 1); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 64 | for (j = 0; j < 32; j++) { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 65 | ops->set_mdc(bus, 0); |
| 66 | ops->delay(bus); |
| 67 | ops->set_mdc(bus, 1); |
| 68 | ops->delay(bus); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 69 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 70 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 71 | /* send the start bit (01) and the read opcode (10) or write (10) */ |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 72 | ops->set_mdc(bus, 0); |
| 73 | ops->set_mdio(bus, 0); |
| 74 | ops->delay(bus); |
| 75 | ops->set_mdc(bus, 1); |
| 76 | ops->delay(bus); |
| 77 | ops->set_mdc(bus, 0); |
| 78 | ops->set_mdio(bus, 1); |
| 79 | ops->delay(bus); |
| 80 | ops->set_mdc(bus, 1); |
| 81 | ops->delay(bus); |
| 82 | ops->set_mdc(bus, 0); |
| 83 | ops->set_mdio(bus, read); |
| 84 | ops->delay(bus); |
| 85 | ops->set_mdc(bus, 1); |
| 86 | ops->delay(bus); |
| 87 | ops->set_mdc(bus, 0); |
| 88 | ops->set_mdio(bus, !read); |
| 89 | ops->delay(bus); |
| 90 | ops->set_mdc(bus, 1); |
| 91 | ops->delay(bus); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 92 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 93 | /* send the PHY address */ |
| 94 | for (j = 0; j < 5; j++) { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 95 | ops->set_mdc(bus, 0); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 96 | if ((addr & 0x10) == 0) { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 97 | ops->set_mdio(bus, 0); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 98 | } else { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 99 | ops->set_mdio(bus, 1); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 100 | } |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 101 | ops->delay(bus); |
| 102 | ops->set_mdc(bus, 1); |
| 103 | ops->delay(bus); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 104 | addr <<= 1; |
| 105 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 106 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 107 | /* send the register address */ |
| 108 | for (j = 0; j < 5; j++) { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 109 | ops->set_mdc(bus, 0); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 110 | if ((reg & 0x10) == 0) { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 111 | ops->set_mdio(bus, 0); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 112 | } else { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 113 | ops->set_mdio(bus, 1); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 114 | } |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 115 | ops->delay(bus); |
| 116 | ops->set_mdc(bus, 1); |
| 117 | ops->delay(bus); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 118 | reg <<= 1; |
| 119 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 120 | } |
| 121 | |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 122 | /***************************************************************************** |
| 123 | * |
| 124 | * Read a MII PHY register. |
| 125 | * |
| 126 | * Returns: |
| 127 | * 0 on success |
| 128 | */ |
Joe Hershberger | 0c33319 | 2016-08-08 11:28:39 -0500 | [diff] [blame] | 129 | int bb_miiphy_read(struct mii_dev *miidev, int addr, int devad, int reg) |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 130 | { |
Chris Brandt | 7e4d4d1 | 2017-11-03 08:30:13 -0500 | [diff] [blame] | 131 | unsigned short rdreg; /* register working value */ |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 132 | int v; |
| 133 | int j; /* counter */ |
| 134 | struct bb_miiphy_bus *bus; |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 135 | const struct bb_miiphy_bus_ops *ops; |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 136 | |
Marek Vasut | b6c2c38 | 2025-02-22 21:33:28 +0100 | [diff] [blame] | 137 | bus = bb_miiphy_getbus(miidev); |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 138 | if (bus == NULL) { |
| 139 | return -1; |
| 140 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 141 | |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 142 | ops = bus->ops; |
| 143 | |
| 144 | miiphy_pre(bus, ops, 1, addr, reg); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 145 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 146 | /* tri-state our MDIO I/O pin so we can read */ |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 147 | ops->set_mdc(bus, 0); |
| 148 | ops->mdio_tristate(bus); |
| 149 | ops->delay(bus); |
| 150 | ops->set_mdc(bus, 1); |
| 151 | ops->delay(bus); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 152 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 153 | /* check the turnaround bit: the PHY should be driving it to zero */ |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 154 | ops->get_mdio(bus, &v); |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 155 | if (v != 0) { |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 156 | /* puts ("PHY didn't drive TA low\n"); */ |
| 157 | for (j = 0; j < 32; j++) { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 158 | ops->set_mdc(bus, 0); |
| 159 | ops->delay(bus); |
| 160 | ops->set_mdc(bus, 1); |
| 161 | ops->delay(bus); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 162 | } |
Joe Hershberger | 0c33319 | 2016-08-08 11:28:39 -0500 | [diff] [blame] | 163 | /* There is no PHY, return */ |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 164 | return -1; |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 165 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 166 | |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 167 | ops->set_mdc(bus, 0); |
| 168 | ops->delay(bus); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 169 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 170 | /* read 16 bits of register data, MSB first */ |
| 171 | rdreg = 0; |
| 172 | for (j = 0; j < 16; j++) { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 173 | ops->set_mdc(bus, 1); |
| 174 | ops->delay(bus); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 175 | rdreg <<= 1; |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 176 | ops->get_mdio(bus, &v); |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 177 | rdreg |= (v & 0x1); |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 178 | ops->set_mdc(bus, 0); |
| 179 | ops->delay(bus); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 180 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 181 | |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 182 | ops->set_mdc(bus, 1); |
| 183 | ops->delay(bus); |
| 184 | ops->set_mdc(bus, 0); |
| 185 | ops->delay(bus); |
| 186 | ops->set_mdc(bus, 1); |
| 187 | ops->delay(bus); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 188 | |
Marek Vasut | 06effa2 | 2025-01-25 13:28:30 +0100 | [diff] [blame] | 189 | debug("%s[%s](0x%x) @ 0x%x = 0x%04x\n", __func__, miidev->name, reg, addr, rdreg); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 190 | |
Joe Hershberger | 0c33319 | 2016-08-08 11:28:39 -0500 | [diff] [blame] | 191 | return rdreg; |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 192 | } |
| 193 | |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 194 | /***************************************************************************** |
| 195 | * |
| 196 | * Write a MII PHY register. |
| 197 | * |
| 198 | * Returns: |
| 199 | * 0 on success |
| 200 | */ |
Joe Hershberger | 0c33319 | 2016-08-08 11:28:39 -0500 | [diff] [blame] | 201 | int bb_miiphy_write(struct mii_dev *miidev, int addr, int devad, int reg, |
| 202 | u16 value) |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 203 | { |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 204 | struct bb_miiphy_bus *bus; |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 205 | const struct bb_miiphy_bus_ops *ops; |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 206 | int j; /* counter */ |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 207 | |
Marek Vasut | b6c2c38 | 2025-02-22 21:33:28 +0100 | [diff] [blame] | 208 | bus = bb_miiphy_getbus(miidev); |
Luigi 'Comio' Mantellini | 466827e | 2009-10-10 12:42:20 +0200 | [diff] [blame] | 209 | if (bus == NULL) { |
| 210 | /* Bus not found! */ |
| 211 | return -1; |
| 212 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 213 | |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 214 | ops = bus->ops; |
| 215 | |
| 216 | miiphy_pre(bus, ops, 0, addr, reg); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 217 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 218 | /* send the turnaround (10) */ |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 219 | ops->set_mdc(bus, 0); |
| 220 | ops->set_mdio(bus, 1); |
| 221 | ops->delay(bus); |
| 222 | ops->set_mdc(bus, 1); |
| 223 | ops->delay(bus); |
| 224 | ops->set_mdc(bus, 0); |
| 225 | ops->set_mdio(bus, 0); |
| 226 | ops->delay(bus); |
| 227 | ops->set_mdc(bus, 1); |
| 228 | ops->delay(bus); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 229 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 230 | /* write 16 bits of register data, MSB first */ |
| 231 | for (j = 0; j < 16; j++) { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 232 | ops->set_mdc(bus, 0); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 233 | if ((value & 0x00008000) == 0) { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 234 | ops->set_mdio(bus, 0); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 235 | } else { |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 236 | ops->set_mdio(bus, 1); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 237 | } |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 238 | ops->delay(bus); |
| 239 | ops->set_mdc(bus, 1); |
| 240 | ops->delay(bus); |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 241 | value <<= 1; |
| 242 | } |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 243 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 244 | /* |
| 245 | * Tri-state the MDIO line. |
| 246 | */ |
Marek Vasut | 3d5149c | 2025-03-02 02:24:42 +0100 | [diff] [blame] | 247 | ops->mdio_tristate(bus); |
| 248 | ops->set_mdc(bus, 0); |
| 249 | ops->delay(bus); |
| 250 | ops->set_mdc(bus, 1); |
| 251 | ops->delay(bus); |
wdenk | affae2b | 2002-08-17 09:36:01 +0000 | [diff] [blame] | 252 | |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 253 | return 0; |
Wolfgang Denk | 9235e0c | 2009-10-25 23:00:09 +0100 | [diff] [blame] | 254 | } |