blob: bd4bac7aab38f7768ac9ed8c730016f68195ba51 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 *
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +01007 * (C) Copyright 2009-2015
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02008 * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
9 * esd electronic system design gmbh <www.esd.eu>
10 *
11 * Configuation settings for the esd MEESC board.
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020012 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000017/*
18 * SoC must be defined first, before hardware.h is included.
19 * In this case SoC is defined in boards.cfg.
20 */
21#include <asm/hardware.h>
22
23/*
24 * Warning: changing CONFIG_SYS_TEXT_BASE requires
25 * adapting the initial boot program.
26 * Since the linker has to swallow that define, we must use a pure
27 * hex number here!
28 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000029
30/* ARM asynchronous clock */
31#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* 32.768 kHz crystal */
Daniel Gorsulowski847726c2010-08-09 11:17:13 +020032#define CONFIG_SYS_AT91_MAIN_CLOCK 16000000/* 16.0 MHz crystal */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020033
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000034/* Misc CPU related */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020035#define CONFIG_SKIP_LOWLEVEL_INIT
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000036#define CONFIG_SETUP_MEMORY_TAGS
37#define CONFIG_INITRD_TAG
38#define CONFIG_SERIAL_TAG
39#define CONFIG_REVISION_TAG
40#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020041
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020042/*
43 * Hardware drivers
44 */
45
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020046/*
47 * BOOTP options
48 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000049#define CONFIG_BOOTP_BOOTFILESIZE
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020050
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000051/*
52 * SDRAM: 1 bank, min 32, max 128 MB
53 * Initialized before u-boot gets started.
54 */
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010055#define PHYS_SDRAM ATMEL_BASE_CS1 /* 0x20000000 */
56#define PHYS_SDRAM_SIZE 0x02000000 /* 32 MByte */
57
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010058#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
59#define CONFIG_SYS_SDRAM_SIZE PHYS_SDRAM_SIZE
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000060
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000061#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x00100000)
62
63/*
64 * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
65 * leaving the correct space for initial global data structure above
66 * that address while providing maximum stack area below.
67 */
68#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou.Yang@microchip.comcc2eca02017-07-21 17:06:40 +080069 (ATMEL_BASE_SRAM0 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020070
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020071/* NAND flash */
72#ifdef CONFIG_CMD_NAND
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000073# define CONFIG_SYS_MAX_NAND_DEVICE 1
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010074# define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 /* 0x40000000 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000075# define CONFIG_SYS_NAND_DBW_8
76# define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
77# define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010078# define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15)
79# define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PA(22)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020080#endif
81
82/* Ethernet */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000083#define CONFIG_MACB
84#define CONFIG_RMII
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020085#define CONFIG_NET_RETRY_COUNT 20
86#undef CONFIG_RESET_PHY_R
87
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +020088/* hw-controller addresses */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000089#define CONFIG_ET1100_BASE 0x70000000
90
91#ifdef CONFIG_SYS_USE_DATAFLASH
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +020092
93/* bootstrap + u-boot + env in dataflash on CS0 */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020094
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000095#elif CONFIG_SYS_USE_NANDFLASH
96
97/* bootstrap + u-boot + env + linux in nandflash */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000098
99#endif
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200100
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000101#define CONFIG_SYS_CBSIZE 512
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200102
103/*
104 * Size of malloc() pool
105 */
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +0200106#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + \
107 128*1024, 0x1000)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200108
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200109#endif