blob: 3c71219575d1c7d75a2e03a54f3f72108ee97e62 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * MPC8260 SCC Ethernet
3 *
4 * Copyright (c) 2000 MontaVista Software, Inc. Dan Malek (dmalek@jlc.net)
5 *
6 * (C) Copyright 2000 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * (C) Copyright (c) 2001
10 * Advent Networks, Inc. <http://www.adventnetworks.com>
11 * Jay Monkman <jtm@smoothsmoothie.com>
12 *
Gary Jennejohn5ebdb1f2008-11-20 12:28:38 +010013 * Modified so that it plays nicely when more than one ETHERNET interface
14 * is in use a la ether_fcc.c.
15 * (C) Copyright 2008
16 * DENX Software Engineerin GmbH
17 * Gary Jennejohn <garyj@denx.de>
18 *
wdenkfe8c2802002-11-03 00:38:21 +000019 * See file CREDITS for list of people who contributed to this
20 * project.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License as
24 * published by the Free Software Foundation; either version 2 of
25 * the License, or (at your option) any later version.
26 *
27 * This program is distributed in the hope that it will be useful,
28 * but WITHOUT ANY WARRANTY; without even the implied warranty of
29 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
30 * GNU General Public License for more details.
31 *
32 * You should have received a copy of the GNU General Public License
33 * along with this program; if not, write to the Free Software
34 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
35 * MA 02111-1307 USA
36 */
37
38#include <common.h>
39#include <asm/cpm_8260.h>
40#include <mpc8260.h>
Gary Jennejohn5ebdb1f2008-11-20 12:28:38 +010041#include <malloc.h>
wdenkfe8c2802002-11-03 00:38:21 +000042#include <net.h>
43#include <command.h>
44#include <config.h>
45
wdenkfe8c2802002-11-03 00:38:21 +000046#if (CONFIG_ETHER_INDEX == 1)
47# define PROFF_ENET PROFF_SCC1
48# define CPM_CR_ENET_PAGE CPM_CR_SCC1_PAGE
49# define CPM_CR_ENET_SBLOCK CPM_CR_SCC1_SBLOCK
50# define CMXSCR_MASK (CMXSCR_SC1 |\
wdenk57b2d802003-06-27 21:31:46 +000051 CMXSCR_RS1CS_MSK |\
52 CMXSCR_TS1CS_MSK)
wdenkfe8c2802002-11-03 00:38:21 +000053
54#elif (CONFIG_ETHER_INDEX == 2)
55# define PROFF_ENET PROFF_SCC2
56# define CPM_CR_ENET_PAGE CPM_CR_SCC2_PAGE
57# define CPM_CR_ENET_SBLOCK CPM_CR_SCC2_SBLOCK
58# define CMXSCR_MASK (CMXSCR_SC2 |\
wdenk57b2d802003-06-27 21:31:46 +000059 CMXSCR_RS2CS_MSK |\
60 CMXSCR_TS2CS_MSK)
wdenkfe8c2802002-11-03 00:38:21 +000061
62#elif (CONFIG_ETHER_INDEX == 3)
63# define PROFF_ENET PROFF_SCC3
64# define CPM_CR_ENET_PAGE CPM_CR_SCC3_PAGE
65# define CPM_CR_ENET_SBLOCK CPM_CR_SCC3_SBLOCK
66# define CMXSCR_MASK (CMXSCR_SC3 |\
wdenk57b2d802003-06-27 21:31:46 +000067 CMXSCR_RS3CS_MSK |\
68 CMXSCR_TS3CS_MSK)
wdenkfe8c2802002-11-03 00:38:21 +000069#elif (CONFIG_ETHER_INDEX == 4)
70# define PROFF_ENET PROFF_SCC4
71# define CPM_CR_ENET_PAGE CPM_CR_SCC4_PAGE
72# define CPM_CR_ENET_SBLOCK CPM_CR_SCC4_SBLOCK
73# define CMXSCR_MASK (CMXSCR_SC4 |\
wdenk57b2d802003-06-27 21:31:46 +000074 CMXSCR_RS4CS_MSK |\
75 CMXSCR_TS4CS_MSK)
wdenkfe8c2802002-11-03 00:38:21 +000076
77#endif
78
79
80/* Ethernet Transmit and Receive Buffers */
81#define DBUF_LENGTH 1520
82
83#define TX_BUF_CNT 2
84
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#if !defined(CONFIG_SYS_SCC_TOUT_LOOP)
86 #define CONFIG_SYS_SCC_TOUT_LOOP 1000000
Heiko Schocher30de2ed2008-01-11 01:12:08 +010087#endif
wdenkfe8c2802002-11-03 00:38:21 +000088
89static char txbuf[TX_BUF_CNT][ DBUF_LENGTH ];
90
91static uint rxIdx; /* index of the current RX buffer */
92static uint txIdx; /* index of the current TX buffer */
93
94/*
95 * SCC Ethernet Tx and Rx buffer descriptors allocated at the
96 * immr->udata_bd address on Dual-Port RAM
97 * Provide for Double Buffering
98 */
99
100typedef volatile struct CommonBufferDescriptor {
101 cbd_t rxbd[PKTBUFSRX]; /* Rx BD */
102 cbd_t txbd[TX_BUF_CNT]; /* Tx BD */
103} RTXBD;
104
105static RTXBD *rtx;
106
107
Joe Hershberger3b9cd392012-05-22 18:09:55 +0000108static int sec_send(struct eth_device *dev, void *packet, int length)
wdenkfe8c2802002-11-03 00:38:21 +0000109{
110 int i;
111 int result = 0;
112
113 if (length <= 0) {
wdenk57b2d802003-06-27 21:31:46 +0000114 printf("scc: bad packet size: %d\n", length);
115 goto out;
wdenkfe8c2802002-11-03 00:38:21 +0000116 }
117
118 for(i=0; rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119 if (i >= CONFIG_SYS_SCC_TOUT_LOOP) {
wdenk42c05472004-03-23 22:14:11 +0000120 puts ("scc: tx buffer not ready\n");
wdenk57b2d802003-06-27 21:31:46 +0000121 goto out;
122 }
wdenkfe8c2802002-11-03 00:38:21 +0000123 }
124
125 rtx->txbd[txIdx].cbd_bufaddr = (uint)packet;
126 rtx->txbd[txIdx].cbd_datlen = length;
127 rtx->txbd[txIdx].cbd_sc |= (BD_ENET_TX_READY | BD_ENET_TX_LAST |
wdenk57b2d802003-06-27 21:31:46 +0000128 BD_ENET_TX_WRAP);
wdenkfe8c2802002-11-03 00:38:21 +0000129
130 for(i=0; rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131 if (i >= CONFIG_SYS_SCC_TOUT_LOOP) {
wdenk42c05472004-03-23 22:14:11 +0000132 puts ("scc: tx error\n");
wdenk57b2d802003-06-27 21:31:46 +0000133 goto out;
134 }
wdenkfe8c2802002-11-03 00:38:21 +0000135 }
136
137 /* return only status bits */
138 result = rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_STATS;
139
140 out:
141 return result;
142}
143
144
Gary Jennejohn5ebdb1f2008-11-20 12:28:38 +0100145static int sec_rx(struct eth_device *dev)
wdenkfe8c2802002-11-03 00:38:21 +0000146{
147 int length;
148
149 for (;;)
150 {
wdenk57b2d802003-06-27 21:31:46 +0000151 if (rtx->rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
152 length = -1;
153 break; /* nothing received - leave for() loop */
154 }
wdenkfe8c2802002-11-03 00:38:21 +0000155
wdenk57b2d802003-06-27 21:31:46 +0000156 length = rtx->rxbd[rxIdx].cbd_datlen;
wdenkfe8c2802002-11-03 00:38:21 +0000157
wdenk57b2d802003-06-27 21:31:46 +0000158 if (rtx->rxbd[rxIdx].cbd_sc & 0x003f)
159 {
160 printf("err: %x\n", rtx->rxbd[rxIdx].cbd_sc);
161 }
162 else
163 {
164 /* Pass the packet up to the protocol layers. */
165 NetReceive(NetRxPackets[rxIdx], length - 4);
166 }
wdenkfe8c2802002-11-03 00:38:21 +0000167
168
wdenk57b2d802003-06-27 21:31:46 +0000169 /* Give the buffer back to the SCC. */
170 rtx->rxbd[rxIdx].cbd_datlen = 0;
wdenkfe8c2802002-11-03 00:38:21 +0000171
wdenk57b2d802003-06-27 21:31:46 +0000172 /* wrap around buffer index when necessary */
173 if ((rxIdx + 1) >= PKTBUFSRX) {
174 rtx->rxbd[PKTBUFSRX - 1].cbd_sc = (BD_ENET_RX_WRAP |
175 BD_ENET_RX_EMPTY);
176 rxIdx = 0;
177 }
178 else {
179 rtx->rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
180 rxIdx++;
181 }
wdenkfe8c2802002-11-03 00:38:21 +0000182 }
183 return length;
184}
185
186/**************************************************************
187 *
188 * SCC Ethernet Initialization Routine
189 *
190 *************************************************************/
191
Gary Jennejohn5ebdb1f2008-11-20 12:28:38 +0100192static int sec_init(struct eth_device *dev, bd_t *bis)
wdenkfe8c2802002-11-03 00:38:21 +0000193{
194 int i;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195 volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
wdenkfe8c2802002-11-03 00:38:21 +0000196 scc_enet_t *pram_ptr;
197 uint dpaddr;
Mike Frysingerf4aa4362009-02-11 19:18:41 -0500198 uchar ea[6];
wdenkfe8c2802002-11-03 00:38:21 +0000199
200 rxIdx = 0;
201 txIdx = 0;
202
Gary Jennejohn5ebdb1f2008-11-20 12:28:38 +0100203 /*
204 * Assign static pointer to BD area.
205 * Avoid exhausting DPRAM, which would cause a panic.
206 */
207 if (rtx == NULL) {
208 dpaddr = m8260_cpm_dpalloc(sizeof(RTXBD) + 2, 16);
209 rtx = (RTXBD *)&immr->im_dprambase[dpaddr];
210 }
wdenkfe8c2802002-11-03 00:38:21 +0000211
212 /* 24.21 - (1-3): ioports have been set up already */
213
214 /* 24.21 - (4,5): connect SCC's tx and rx clocks, use NMSI for SCC */
215 immr->im_cpmux.cmx_uar = 0;
216 immr->im_cpmux.cmx_scr = ( (immr->im_cpmux.cmx_scr & ~CMXSCR_MASK) |
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217 CONFIG_SYS_CMXSCR_VALUE);
wdenkfe8c2802002-11-03 00:38:21 +0000218
219
220 /* 24.21 (6) write RBASE and TBASE to parameter RAM */
221 pram_ptr = (scc_enet_t *)&(immr->im_dprambase[PROFF_ENET]);
222 pram_ptr->sen_genscc.scc_rbase = (unsigned int)(&rtx->rxbd[0]);
223 pram_ptr->sen_genscc.scc_tbase = (unsigned int)(&rtx->txbd[0]);
224
225 pram_ptr->sen_genscc.scc_rfcr = 0x18; /* Nrml Ops and Mot byte ordering */
226 pram_ptr->sen_genscc.scc_tfcr = 0x18; /* Mot byte ordering, Nrml access */
227
228 pram_ptr->sen_genscc.scc_mrblr = DBUF_LENGTH; /* max. package len 1520 */
229
230 pram_ptr->sen_cpres = ~(0x0); /* Preset CRC */
231 pram_ptr->sen_cmask = 0xdebb20e3; /* Constant Mask for CRC */
232
233
234 /* 24.21 - (7): Write INIT RX AND TX PARAMETERS to CPCR */
235 while(immr->im_cpm.cp_cpcr & CPM_CR_FLG);
236 immr->im_cpm.cp_cpcr = mk_cr_cmd(CPM_CR_ENET_PAGE,
wdenk57b2d802003-06-27 21:31:46 +0000237 CPM_CR_ENET_SBLOCK,
238 0x0c,
239 CPM_CR_INIT_TRX) | CPM_CR_FLG;
wdenkfe8c2802002-11-03 00:38:21 +0000240
241 /* 24.21 - (8-18): Set up parameter RAM */
242 pram_ptr->sen_crcec = 0x0; /* Error Counter CRC (unused) */
243 pram_ptr->sen_alec = 0x0; /* Align Error Counter (unused) */
244 pram_ptr->sen_disfc = 0x0; /* Discard Frame Counter (unused) */
245
246 pram_ptr->sen_pads = 0x8888; /* Short Frame PAD Characters */
247
248 pram_ptr->sen_retlim = 15; /* Retry Limit Threshold */
249
250 pram_ptr->sen_maxflr = 1518; /* MAX Frame Length Register */
251 pram_ptr->sen_minflr = 64; /* MIN Frame Length Register */
252
253 pram_ptr->sen_maxd1 = DBUF_LENGTH; /* MAX DMA1 Length Register */
254 pram_ptr->sen_maxd2 = DBUF_LENGTH; /* MAX DMA2 Length Register */
255
256 pram_ptr->sen_gaddr1 = 0x0; /* Group Address Filter 1 (unused) */
257 pram_ptr->sen_gaddr2 = 0x0; /* Group Address Filter 2 (unused) */
258 pram_ptr->sen_gaddr3 = 0x0; /* Group Address Filter 3 (unused) */
259 pram_ptr->sen_gaddr4 = 0x0; /* Group Address Filter 4 (unused) */
260
Mike Frysingerf4aa4362009-02-11 19:18:41 -0500261 eth_getenv_enetaddr("ethaddr", ea);
wdenkfe8c2802002-11-03 00:38:21 +0000262 pram_ptr->sen_paddrh = (ea[5] << 8) + ea[4];
263 pram_ptr->sen_paddrm = (ea[3] << 8) + ea[2];
264 pram_ptr->sen_paddrl = (ea[1] << 8) + ea[0];
wdenkfe8c2802002-11-03 00:38:21 +0000265
266 pram_ptr->sen_pper = 0x0; /* Persistence (unused) */
267
268 pram_ptr->sen_iaddr1 = 0x0; /* Individual Address Filter 1 (unused) */
269 pram_ptr->sen_iaddr2 = 0x0; /* Individual Address Filter 2 (unused) */
270 pram_ptr->sen_iaddr3 = 0x0; /* Individual Address Filter 3 (unused) */
271 pram_ptr->sen_iaddr4 = 0x0; /* Individual Address Filter 4 (unused) */
272
273 pram_ptr->sen_taddrh = 0x0; /* Tmp Address (MSB) (unused) */
274 pram_ptr->sen_taddrm = 0x0; /* Tmp Address (unused) */
275 pram_ptr->sen_taddrl = 0x0; /* Tmp Address (LSB) (unused) */
276
wdenkfe8c2802002-11-03 00:38:21 +0000277 /* 24.21 - (19): Initialize RxBD */
278 for (i = 0; i < PKTBUFSRX; i++)
279 {
wdenk57b2d802003-06-27 21:31:46 +0000280 rtx->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
281 rtx->rxbd[i].cbd_datlen = 0; /* Reset */
282 rtx->rxbd[i].cbd_bufaddr = (uint)NetRxPackets[i];
wdenkfe8c2802002-11-03 00:38:21 +0000283 }
284
285 rtx->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
286
287 /* 24.21 - (20): Initialize TxBD */
288 for (i = 0; i < TX_BUF_CNT; i++)
289 {
wdenk57b2d802003-06-27 21:31:46 +0000290 rtx->txbd[i].cbd_sc = (BD_ENET_TX_PAD |
291 BD_ENET_TX_LAST |
292 BD_ENET_TX_TC);
293 rtx->txbd[i].cbd_datlen = 0; /* Reset */
294 rtx->txbd[i].cbd_bufaddr = (uint)&txbuf[i][0];
wdenkfe8c2802002-11-03 00:38:21 +0000295 }
296
297 rtx->txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
298
299 /* 24.21 - (21): Write 0xffff to SCCE */
300 immr->im_scc[CONFIG_ETHER_INDEX-1].scc_scce = ~(0x0);
301
302 /* 24.21 - (22): Write to SCCM to enable TXE, RXF, TXB events */
303 immr->im_scc[CONFIG_ETHER_INDEX-1].scc_sccm = (SCCE_ENET_TXE |
wdenk57b2d802003-06-27 21:31:46 +0000304 SCCE_ENET_RXF |
305 SCCE_ENET_TXB);
wdenkfe8c2802002-11-03 00:38:21 +0000306
307 /* 24.21 - (23): we don't use ethernet interrupts */
308
309 /* 24.21 - (24): Clear GSMR_H to enable normal operations */
310 immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrh = 0;
311
312 /* 24.21 - (25): Clear GSMR_L to enable normal operations */
313 immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl = (SCC_GSMRL_TCI |
wdenk57b2d802003-06-27 21:31:46 +0000314 SCC_GSMRL_TPL_48 |
315 SCC_GSMRL_TPP_10 |
316 SCC_GSMRL_MODE_ENET);
wdenkfe8c2802002-11-03 00:38:21 +0000317
318 /* 24.21 - (26): Initialize DSR */
319 immr->im_scc[CONFIG_ETHER_INDEX-1].scc_dsr = 0xd555;
320
321 /* 24.21 - (27): Initialize PSMR2
322 *
323 * Settings:
324 * CRC = 32-Bit CCITT
325 * NIB = Begin searching for SFD 22 bits after RENA
326 * FDE = Full Duplex Enable
327 * BRO = Reject broadcast packets
328 * PROMISCOUS = Catch all packets regardless of dest. MAC adress
329 */
330 immr->im_scc[CONFIG_ETHER_INDEX-1].scc_psmr = SCC_PSMR_ENCRC |
331 SCC_PSMR_NIB22 |
332#if defined(CONFIG_SCC_ENET_FULL_DUPLEX)
333 SCC_PSMR_FDE |
334#endif
335#if defined(CONFIG_SCC_ENET_NO_BROADCAST)
336 SCC_PSMR_BRO |
337#endif
338#if defined(CONFIG_SCC_ENET_PROMISCOUS)
339 SCC_PSMR_PRO |
340#endif
341 0;
342
343 /* 24.21 - (28): Write to GSMR_L to enable SCC */
344 immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl |= (SCC_GSMRL_ENR |
wdenk57b2d802003-06-27 21:31:46 +0000345 SCC_GSMRL_ENT);
wdenkfe8c2802002-11-03 00:38:21 +0000346
wdenk7539dea2003-06-19 23:01:32 +0000347 return 0;
wdenkfe8c2802002-11-03 00:38:21 +0000348}
349
350
Gary Jennejohn5ebdb1f2008-11-20 12:28:38 +0100351static void sec_halt(struct eth_device *dev)
wdenkfe8c2802002-11-03 00:38:21 +0000352{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353 volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
wdenkfe8c2802002-11-03 00:38:21 +0000354 immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl &= ~(SCC_GSMRL_ENR |
wdenk57b2d802003-06-27 21:31:46 +0000355 SCC_GSMRL_ENT);
wdenkfe8c2802002-11-03 00:38:21 +0000356}
357
358#if 0
Gary Jennejohn5ebdb1f2008-11-20 12:28:38 +0100359static void sec_restart(void)
wdenkfe8c2802002-11-03 00:38:21 +0000360{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361 volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
wdenkfe8c2802002-11-03 00:38:21 +0000362 immr->im_cpm.cp_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl |= (SCC_GSMRL_ENR |
wdenk57b2d802003-06-27 21:31:46 +0000363 SCC_GSMRL_ENT);
wdenkfe8c2802002-11-03 00:38:21 +0000364}
365#endif
366
Gary Jennejohn5ebdb1f2008-11-20 12:28:38 +0100367int mpc82xx_scc_enet_initialize(bd_t *bis)
368{
369 struct eth_device *dev;
370
371 dev = (struct eth_device *) malloc(sizeof *dev);
372 memset(dev, 0, sizeof *dev);
373
Heiko Schocherc5e84052010-07-20 17:45:02 +0200374 sprintf(dev->name, "SCC");
Gary Jennejohn5ebdb1f2008-11-20 12:28:38 +0100375 dev->init = sec_init;
376 dev->halt = sec_halt;
377 dev->send = sec_send;
378 dev->recv = sec_rx;
379
380 eth_register(dev);
381
382 return 1;
383}