blob: 7ce808bc53f107f51257707cd36a95c778253218 [file] [log] [blame]
Jianchao Wange5332ba2019-07-19 00:30:01 +03001/* SPDX-License-Identifier: GPL-2.0
Biwen Lid15aa9f2019-12-31 15:33:44 +08002 * Copyright 2016-2019 NXP Semiconductors
Jianchao Wange5332ba2019-07-19 00:30:01 +03003 * Copyright 2019 Vladimir Oltean <olteanv@gmail.com>
4 */
5
6#ifndef __CONFIG_H
7#define __CONFIG_H
8
9#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
10
11#define CONFIG_SYS_FSL_CLK
12
13#define CONFIG_DEEP_SLEEP
14
15/* Size of malloc() pool */
16#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
17
18#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
19#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
20
21/* XHCI Support - enabled by default */
22#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
23
24#define CONFIG_SYS_CLK_FREQ 100000000
25#define CONFIG_DDR_CLK_FREQ 100000000
26
27#define DDR_SDRAM_CFG 0x470c0008
28#define DDR_CS0_BNDS 0x008000bf
29#define DDR_CS0_CONFIG 0x80014302
30#define DDR_TIMING_CFG_0 0x50550004
31#define DDR_TIMING_CFG_1 0xbcb38c56
32#define DDR_TIMING_CFG_2 0x0040d120
33#define DDR_TIMING_CFG_3 0x010e1000
34#define DDR_TIMING_CFG_4 0x00000001
35#define DDR_TIMING_CFG_5 0x03401400
36#define DDR_SDRAM_CFG_2 0x00401010
37#define DDR_SDRAM_MODE 0x00061c60
38#define DDR_SDRAM_MODE_2 0x00180000
39#define DDR_SDRAM_INTERVAL 0x18600618
40#define DDR_DDR_WRLVL_CNTL 0x8655f605
41#define DDR_DDR_WRLVL_CNTL_2 0x05060607
42#define DDR_DDR_WRLVL_CNTL_3 0x05050505
43#define DDR_DDR_CDR1 0x80040000
44#define DDR_DDR_CDR2 0x00000001
45#define DDR_SDRAM_CLK_CNTL 0x02000000
46#define DDR_DDR_ZQ_CNTL 0x89080600
47#define DDR_CS0_CONFIG_2 0
48#define DDR_SDRAM_CFG_MEM_EN 0x80000000
49#define SDRAM_CFG2_D_INIT 0x00000010
50#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
51#define SDRAM_CFG2_FRC_SR 0x80000000
52#define SDRAM_CFG_BI 0x00000001
53
54#ifdef CONFIG_RAMBOOT_PBL
55#define CONFIG_SYS_FSL_PBL_PBI \
56 "board/freescale/ls1021atsn/ls102xa_pbi.cfg"
57#endif
58
59#ifdef CONFIG_SD_BOOT
60#define CONFIG_SYS_FSL_PBL_RCW \
61 "board/freescale/ls1021atsn/ls102xa_rcw_sd.cfg"
62
Tom Rini7cf9ab72020-06-16 19:06:25 -040063#ifdef CONFIG_NXP_ESBC
Jianchao Wange5332ba2019-07-19 00:30:01 +030064#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Tom Rini7cf9ab72020-06-16 19:06:25 -040065#endif /* ifdef CONFIG_NXP_ESBC */
Jianchao Wange5332ba2019-07-19 00:30:01 +030066
67#define CONFIG_SPL_MAX_SIZE 0x1a000
68#define CONFIG_SPL_STACK 0x1001d000
69#define CONFIG_SPL_PAD_TO 0x1c000
70
71#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
72 CONFIG_SYS_MONITOR_LEN)
73#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
74#define CONFIG_SPL_BSS_START_ADDR 0x80100000
75#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
76
77#ifdef CONFIG_U_BOOT_HDR_SIZE
78/*
79 * HDR would be appended at end of image and copied to DDR along
80 * with U-Boot image. Here u-boot max. size is 512K. So if binary
81 * size increases then increase this size in case of secure boot as
82 * it uses raw U-Boot image instead of FIT image.
83 */
84#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
85#else
86#define CONFIG_SYS_MONITOR_LEN 0x100000
87#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
88#endif
89
90#define CONFIG_NR_DRAM_BANKS 1
91#define PHYS_SDRAM 0x80000000
92#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
93
94#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
95#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
96
97#define CONFIG_CHIP_SELECTS_PER_CTRL 4
98
99/* Serial Port */
Jianchao Wange5332ba2019-07-19 00:30:01 +0300100#define CONFIG_SYS_NS16550_SERIAL
101#ifndef CONFIG_DM_SERIAL
102#define CONFIG_SYS_NS16550_REG_SIZE 1
103#endif
104#define CONFIG_SYS_NS16550_CLK get_serial_clock()
105
Jianchao Wange5332ba2019-07-19 00:30:01 +0300106/* I2C */
Jianchao Wange5332ba2019-07-19 00:30:01 +0300107
108/* EEPROM */
Jianchao Wange5332ba2019-07-19 00:30:01 +0300109#define CONFIG_SYS_I2C_EEPROM_NXID
110#define CONFIG_SYS_EEPROM_BUS_NUM 0
Jianchao Wange5332ba2019-07-19 00:30:01 +0300111
112/* QSPI */
113#define FSL_QSPI_FLASH_SIZE (1 << 24)
114#define FSL_QSPI_FLASH_NUM 2
115
116/* PCIe */
117#define CONFIG_PCIE1 /* PCIE controller 1 */
118#define CONFIG_PCIE2 /* PCIE controller 2 */
119#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
120#ifdef CONFIG_PCI
121#define CONFIG_PCI_SCAN_SHOW
122#endif
123
124#define CONFIG_LAYERSCAPE_NS_ACCESS
125#define COUNTER_FREQUENCY 12500000
126
127#define CONFIG_HWCONFIG
128#define HWCONFIG_BUFFER_SIZE 256
129
130#define CONFIG_FSL_DEVICE_DISABLE
131
132#define BOOT_TARGET_DEVICES(func) \
133 func(MMC, mmc, 0) \
134 func(USB, usb, 0) \
135 func(DHCP, dhcp, na)
136#include <config_distro_bootcmd.h>
137
138#define CONFIG_EXTRA_ENV_SETTINGS \
139 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
140 "initrd_high=0xffffffff\0" \
Jianchao Wange5332ba2019-07-19 00:30:01 +0300141 "fdt_addr=0x64f00000\0" \
142 "kernel_addr=0x61000000\0" \
143 "kernelheader_addr=0x60800000\0" \
144 "scriptaddr=0x80000000\0" \
145 "scripthdraddr=0x80080000\0" \
146 "fdtheader_addr_r=0x80100000\0" \
147 "kernelheader_addr_r=0x80200000\0" \
148 "kernel_addr_r=0x80008000\0" \
149 "kernelheader_size=0x40000\0" \
150 "fdt_addr_r=0x8f000000\0" \
151 "ramdisk_addr_r=0xa0000000\0" \
152 "load_addr=0x80008000\0" \
153 "kernel_size=0x2800000\0" \
154 "kernel_addr_sd=0x8000\0" \
155 "kernel_size_sd=0x14000\0" \
156 "kernelhdr_addr_sd=0x4000\0" \
157 "kernelhdr_size_sd=0x10\0" \
158 BOOTENV \
159 "boot_scripts=ls1021atsn_boot.scr\0" \
160 "boot_script_hdr=hdr_ls1021atsn_bs.out\0" \
161 "scan_dev_for_boot_part=" \
162 "part list ${devtype} ${devnum} devplist; " \
163 "env exists devplist || setenv devplist 1; " \
164 "for distro_bootpart in ${devplist}; do " \
165 "if fstype ${devtype} " \
166 "${devnum}:${distro_bootpart} " \
167 "bootfstype; then " \
168 "run scan_dev_for_boot; " \
169 "fi; " \
170 "done\0" \
171 "scan_dev_for_boot=" \
172 "echo Scanning ${devtype} " \
173 "${devnum}:${distro_bootpart}...; " \
174 "for prefix in ${boot_prefixes}; do " \
175 "run scan_dev_for_scripts; " \
176 "run scan_dev_for_extlinux; " \
177 "done;" \
178 "\0" \
179 "boot_a_script=" \
180 "load ${devtype} ${devnum}:${distro_bootpart} " \
181 "${scriptaddr} ${prefix}${script}; " \
182 "env exists secureboot && load ${devtype} " \
183 "${devnum}:${distro_bootpart} " \
184 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
185 "&& esbc_validate ${scripthdraddr};" \
186 "source ${scriptaddr}\0" \
187 "qspi_bootcmd=echo Trying load from qspi..;" \
188 "sf probe && sf read $load_addr " \
189 "$kernel_addr $kernel_size; env exists secureboot " \
190 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
191 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
192 "bootm $load_addr#$board\0" \
193 "sd_bootcmd=echo Trying load from SD ..;" \
194 "mmcinfo && mmc read $load_addr " \
195 "$kernel_addr_sd $kernel_size_sd && " \
196 "env exists secureboot && mmc read $kernelheader_addr_r " \
197 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
198 " && esbc_validate ${kernelheader_addr_r};" \
199 "bootm $load_addr#$board\0"
200
201/* Miscellaneous configurable options */
Alison Wang71477062020-02-03 15:25:19 +0800202#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
203
Jianchao Wange5332ba2019-07-19 00:30:01 +0300204#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
205#define CONFIG_SYS_PBSIZE \
206 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
207#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
208#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
209
210#define CONFIG_SYS_LOAD_ADDR 0x82000000
211
212#define CONFIG_LS102XA_STREAM_ID
213
214#define CONFIG_SYS_INIT_SP_OFFSET \
215 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
216#define CONFIG_SYS_INIT_SP_ADDR \
217 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
218
219#ifdef CONFIG_SPL_BUILD
220#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
221#else
222#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
223#endif
224
225/* Environment */
Jianchao Wange5332ba2019-07-19 00:30:01 +0300226
Jianchao Wange5332ba2019-07-19 00:30:01 +0300227#define CONFIG_SYS_BOOTM_LEN 0x8000000 /* 128 MB */
228
229#endif