blob: 22de2075f9cb5acc327f71e7ab40a214e2349b7d [file] [log] [blame]
wdenkc12081a2004-03-23 20:18:25 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenkc12081a2004-03-23 20:18:25 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5200
wdenk50fc90c2004-05-05 08:31:53 +000033#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenkc12081a2004-03-23 20:18:25 +000034#define CONFIG_PM520 1 /* ... on PM520 board */
35
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
wdenkc12081a2004-03-23 20:18:25 +000037
wdenk9e930b62004-06-19 21:19:10 +000038#define CONFIG_MISC_INIT_R
39
wdenkc12081a2004-03-23 20:18:25 +000040#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
41#define BOOTFLAG_WARM 0x02 /* Software reboot */
42
Becky Bruce03ea1be2008-05-08 19:02:12 -050043#define CONFIG_HIGH_BATS 1 /* High BATs supported */
44
wdenkc12081a2004-03-23 20:18:25 +000045/*
46 * Serial console configuration
47 */
48#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
49#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenkc12081a2004-03-23 20:18:25 +000051
52
wdenkc12081a2004-03-23 20:18:25 +000053/*
54 * PCI Mapping:
55 * 0x40000000 - 0x4fffffff - PCI Memory
56 * 0x50000000 - 0x50ffffff - PCI IO Space
57 */
58#define CONFIG_PCI 1
59#define CONFIG_PCI_PNP 1
60#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -050061#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenkc12081a2004-03-23 20:18:25 +000062
63#define CONFIG_PCI_MEM_BUS 0x40000000
64#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
65#define CONFIG_PCI_MEM_SIZE 0x10000000
66
67#define CONFIG_PCI_IO_BUS 0x50000000
68#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
69#define CONFIG_PCI_IO_SIZE 0x01000000
70
71#define CONFIG_NET_MULTI 1
Marian Balakowiczaab8c492005-10-28 22:30:33 +020072#define CONFIG_MII 1
wdenkc12081a2004-03-23 20:18:25 +000073#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkc12081a2004-03-23 20:18:25 +000075#undef CONFIG_NS8382X
76
wdenk9e930b62004-06-19 21:19:10 +000077
78/* Partitions */
79#define CONFIG_DOS_PARTITION
80
81/* USB */
82#if 1
83#define CONFIG_USB_OHCI
wdenk9e930b62004-06-19 21:19:10 +000084#define CONFIG_USB_STORAGE
wdenk9e930b62004-06-19 21:19:10 +000085#endif
86
wdenkc12081a2004-03-23 20:18:25 +000087/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050088 * BOOTP options
89 */
90#define CONFIG_BOOTP_BOOTFILESIZE
91#define CONFIG_BOOTP_BOOTPATH
92#define CONFIG_BOOTP_GATEWAY
93#define CONFIG_BOOTP_HOSTNAME
94
95
96/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050097 * Command line configuration.
wdenkc12081a2004-03-23 20:18:25 +000098 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050099#include <config_cmd_default.h>
wdenkc12081a2004-03-23 20:18:25 +0000100
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500101#define CONFIG_CMD_BEDBUG
102#define CONFIG_CMD_DATE
103#define CONFIG_CMD_DHCP
104#define CONFIG_CMD_EEPROM
105#define CONFIG_CMD_FAT
106#define CONFIG_CMD_I2C
107#define CONFIG_CMD_IDE
108#define CONFIG_CMD_NFS
109#define CONFIG_CMD_SNTP
110#define CONFIG_CMD_USB
111
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500112#define CONFIG_CMD_PCI
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500113
wdenkc12081a2004-03-23 20:18:25 +0000114
115/*
116 * Autobooting
117 */
118#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk9e930b62004-06-19 21:19:10 +0000119
120#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100121 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk9e930b62004-06-19 21:19:10 +0000122 "echo"
123
124#undef CONFIG_BOOTARGS
125
126#define CONFIG_EXTRA_ENV_SETTINGS \
127 "netdev=eth0\0" \
128 "hostname=pm520\0" \
129 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100130 "nfsroot=${serverip}:${rootpath}\0" \
wdenk9e930b62004-06-19 21:19:10 +0000131 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100132 "addip=setenv bootargs ${bootargs} " \
133 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
134 ":${hostname}:${netdev}:off panic=1\0" \
wdenk9e930b62004-06-19 21:19:10 +0000135 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100136 "bootm ${kernel_addr}\0" \
wdenk9e930b62004-06-19 21:19:10 +0000137 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100138 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
139 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk9e930b62004-06-19 21:19:10 +0000140 "rootpath=/opt/eldk30/ppc_82xx\0" \
141 "bootfile=/tftpboot/PM520/uImage\0" \
142 ""
143
144#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkc12081a2004-03-23 20:18:25 +0000145
wdenkc12081a2004-03-23 20:18:25 +0000146/*
147 * IPB Bus clocking configuration.
148 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenkc12081a2004-03-23 20:18:25 +0000150/*
151 * I2C configuration
152 */
153#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
wdenkc12081a2004-03-23 20:18:25 +0000155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
157#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkc12081a2004-03-23 20:18:25 +0000158
159/*
160 * EEPROM configuration
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
163#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
164#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
165#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenkc12081a2004-03-23 20:18:25 +0000166
167/*
168 * RTC configuration
169 */
170#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenkc12081a2004-03-23 20:18:25 +0000172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_DOC_BASE 0xE0000000
174#define CONFIG_SYS_DOC_SIZE 0x00100000
wdenk9e930b62004-06-19 21:19:10 +0000175
176#if defined(CONFIG_BOOT_ROM)
177/*
178 * Flash configuration (8,16 or 32 MB)
179 * TEXT base always at 0xFFF00000
180 * ENV_ADDR always at 0xFFF40000
Wolfgang Denk618582e2005-12-29 15:12:09 +0100181 * FLASH_BASE at 0xFA000000 for 64 MB
182 * 0xFC000000 for 32 MB
wdenk9e930b62004-06-19 21:19:10 +0000183 * 0xFD000000 for 16 MB
184 * 0xFD800000 for 8 MB
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_BASE 0xFA000000
187#define CONFIG_SYS_FLASH_SIZE 0x04000000
188#define CONFIG_SYS_BOOTROM_BASE 0xFFF00000
189#define CONFIG_SYS_BOOTROM_SIZE 0x00080000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200190#define CONFIG_ENV_ADDR (0xFDF00000 + 0x40000)
wdenk9e930b62004-06-19 21:19:10 +0000191#else
192/*
193 * Flash configuration (8,16 or 32 MB)
194 * TEXT base always at 0xFFF00000
195 * ENV_ADDR always at 0xFFF40000
Wolfgang Denk618582e2005-12-29 15:12:09 +0100196 * FLASH_BASE at 0xFC000000 for 64 MB
197 * 0xFE000000 for 32 MB
wdenk9e930b62004-06-19 21:19:10 +0000198 * 0xFF000000 for 16 MB
199 * 0xFF800000 for 8 MB
200 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH_BASE 0xFC000000
202#define CONFIG_SYS_FLASH_SIZE 0x04000000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200203#define CONFIG_ENV_ADDR (0xFFF00000 + 0x40000)
wdenk9e930b62004-06-19 21:19:10 +0000204#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
wdenkc12081a2004-03-23 20:18:25 +0000206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
wdenkc12081a2004-03-23 20:18:25 +0000208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
210#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
211#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
212#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
213#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
wdenkc12081a2004-03-23 20:18:25 +0000214
215#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
216
217#undef CONFIG_FLASH_16BIT /* Flash is 32-bit */
218
219
220/*
221 * Environment settings
222 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200223#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200224#define CONFIG_ENV_SIZE 0x10000
225#define CONFIG_ENV_SECT_SIZE 0x40000
wdenkc12081a2004-03-23 20:18:25 +0000226#define CONFIG_ENV_OVERWRITE 1
227
228/*
229 * Memory map
230 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_MBAR 0xf0000000
232#define CONFIG_SYS_SDRAM_BASE 0x00000000
233#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenkc12081a2004-03-23 20:18:25 +0000234
235/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
237#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
wdenkc12081a2004-03-23 20:18:25 +0000238
239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
241#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
242#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc12081a2004-03-23 20:18:25 +0000243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
245#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
246# define CONFIG_SYS_RAMBOOT 1
wdenkc12081a2004-03-23 20:18:25 +0000247#endif
248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
250#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
251#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc12081a2004-03-23 20:18:25 +0000252
253/*
254 * Ethernet configuration
255 */
wdenk50fc90c2004-05-05 08:31:53 +0000256#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800257#define CONFIG_MPC5xxx_FEC_MII100
wdenk50fc90c2004-05-05 08:31:53 +0000258/*
Ben Warrenbc1b9172009-02-05 23:58:25 -0800259 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk50fc90c2004-05-05 08:31:53 +0000260 */
Ben Warrenbc1b9172009-02-05 23:58:25 -0800261/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenkc12081a2004-03-23 20:18:25 +0000262#define CONFIG_PHY_ADDR 0x00
263
264/*
265 * GPIO configuration
266 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004
wdenkc12081a2004-03-23 20:18:25 +0000268
269/*
270 * Miscellaneous configurable options
271 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_LONGHELP /* undef to save memory */
273#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500274#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000276#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000278#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
280#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
281#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000282
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
284#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenkc12081a2004-03-23 20:18:25 +0000285
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkc12081a2004-03-23 20:18:25 +0000287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc12081a2004-03-23 20:18:25 +0000289
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500291#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500293#endif
294
wdenkc12081a2004-03-23 20:18:25 +0000295/*
296 * Various low-level settings
297 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
299#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenkc12081a2004-03-23 20:18:25 +0000300
wdenk9e930b62004-06-19 21:19:10 +0000301#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_BOOTROM_BASE
303#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_BOOTROM_SIZE
304#define CONFIG_SYS_BOOTCS_CFG 0x00047800
305#define CONFIG_SYS_CS0_START CONFIG_SYS_BOOTROM_BASE
306#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_BOOTROM_SIZE
307#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
308#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
309#define CONFIG_SYS_CS1_CFG 0x0004FF00
wdenk9e930b62004-06-19 21:19:10 +0000310#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
312#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
313#define CONFIG_SYS_BOOTCS_CFG 0x0004FF00
314#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
315#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
316#define CONFIG_SYS_CS1_START CONFIG_SYS_DOC_BASE
317#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_DOC_SIZE
318#define CONFIG_SYS_CS1_CFG 0x00047800
wdenk9e930b62004-06-19 21:19:10 +0000319#endif
wdenkc12081a2004-03-23 20:18:25 +0000320
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_CS_BURST 0x00000000
322#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenkc12081a2004-03-23 20:18:25 +0000323
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_RESET_ADDRESS 0xff000000
wdenkc12081a2004-03-23 20:18:25 +0000325
wdenk9e930b62004-06-19 21:19:10 +0000326/*-----------------------------------------------------------------------
327 * USB stuff
328 *-----------------------------------------------------------------------
329 */
330#define CONFIG_USB_CLOCK 0x0001BBBB
331#define CONFIG_USB_CONFIG 0x00005000
332
333/*-----------------------------------------------------------------------
334 * IDE/ATA stuff Supports IDE harddisk
335 *-----------------------------------------------------------------------
336 */
337
338#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
339
340#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
341#undef CONFIG_IDE_LED /* LED for ide not supported */
342
343#undef CONFIG_IDE_RESET /* reset for ide supported */
344#define CONFIG_IDE_PREINIT
345
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
347#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drive per IDE bus */
wdenk9e930b62004-06-19 21:19:10 +0000348
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk9e930b62004-06-19 21:19:10 +0000350
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
wdenk9e930b62004-06-19 21:19:10 +0000352
353/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
wdenk9e930b62004-06-19 21:19:10 +0000355
356/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
wdenk9e930b62004-06-19 21:19:10 +0000358
359/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
wdenk9e930b62004-06-19 21:19:10 +0000361
362/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_ATA_STRIDE 4
wdenk9e930b62004-06-19 21:19:10 +0000364
wdenkc12081a2004-03-23 20:18:25 +0000365#endif /* __CONFIG_H */