blob: 66e1142ac1fcbb5c112e3f27fba50f8b8ef7a179 [file] [log] [blame]
Steven Liu631fd212025-04-15 23:51:17 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * (C) Copyright 2024 Rockchip Electronics Co., Ltd
4 */
5
6#include <dm.h>
7#include <dm/pinctrl.h>
8#include <regmap.h>
9#include <syscon.h>
10
11#include "pinctrl-rockchip.h"
12#include <dt-bindings/pinctrl/rockchip.h>
13
14static int rk3576_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
15{
16 struct rockchip_pinctrl_priv *priv = bank->priv;
17 int iomux_num = (pin / 8);
18 struct regmap *regmap;
19 int reg, mask;
20 u8 bit;
21 u32 data, rmask;
22
23 regmap = priv->regmap_base;
24 reg = bank->iomux[iomux_num].offset;
25 if ((pin % 8) >= 4)
26 reg += 0x4;
27 bit = (pin % 4) * 4;
28 mask = 0xf;
29
30 data = (mask << (bit + 16));
31 rmask = data | (data >> 16);
32 data |= (mux & mask) << bit;
33
34 if (bank->bank_num == 0 && pin >= RK_PB4 && pin <= RK_PB7)
35 reg += 0x1FF4; /* GPIO0_IOC_GPIO0B_IOMUX_SEL_H */
36
37 return regmap_update_bits(regmap, reg, rmask, data);
38}
39
40#define RK3576_DRV_BITS_PER_PIN 4
41#define RK3576_DRV_PINS_PER_REG 4
42#define RK3576_DRV_GPIO0_AL_OFFSET 0x10
43#define RK3576_DRV_GPIO0_BH_OFFSET 0x2014
44#define RK3576_DRV_GPIO1_OFFSET 0x6020
45#define RK3576_DRV_GPIO2_OFFSET 0x6040
46#define RK3576_DRV_GPIO3_OFFSET 0x6060
47#define RK3576_DRV_GPIO4_AL_OFFSET 0x6080
48#define RK3576_DRV_GPIO4_CL_OFFSET 0xA090
49#define RK3576_DRV_GPIO4_DL_OFFSET 0xB098
50
51static void rk3576_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
52 int pin_num, struct regmap **regmap,
53 int *reg, u8 *bit)
54{
55 struct rockchip_pinctrl_priv *priv = bank->priv;
56
57 *regmap = priv->regmap_base;
58 if (bank->bank_num == 0 && pin_num < 12) {
59 *reg = RK3576_DRV_GPIO0_AL_OFFSET;
60 } else if (bank->bank_num == 0) {
61 *reg = RK3576_DRV_GPIO0_BH_OFFSET - 0xc;
62 } else if (bank->bank_num == 1) {
63 *reg = RK3576_DRV_GPIO1_OFFSET;
64 } else if (bank->bank_num == 2) {
65 *reg = RK3576_DRV_GPIO2_OFFSET;
66 } else if (bank->bank_num == 3) {
67 *reg = RK3576_DRV_GPIO3_OFFSET;
68 } else if (bank->bank_num == 4 && pin_num < 16) {
69 *reg = RK3576_DRV_GPIO4_AL_OFFSET;
70 } else if (bank->bank_num == 4 && pin_num < 24) {
71 *reg = RK3576_DRV_GPIO4_CL_OFFSET - 0x10;
72 } else if (bank->bank_num == 4) {
73 *reg = RK3576_DRV_GPIO4_DL_OFFSET - 0x18;
74 } else {
75 *reg = 0;
76 debug("unsupported bank_num %d\n", bank->bank_num);
77 }
78
79 *reg += ((pin_num / RK3576_DRV_PINS_PER_REG) * 4);
80 *bit = pin_num % RK3576_DRV_PINS_PER_REG;
81 *bit *= RK3576_DRV_BITS_PER_PIN;
82}
83
84static int rk3576_set_drive(struct rockchip_pin_bank *bank,
85 int pin_num, int strength)
86{
87 struct regmap *regmap;
88 int reg;
89 u32 data, rmask;
90 u8 bit;
91 int drv = ((strength & BIT(2)) >> 2) | ((strength & BIT(0)) << 2) | (strength & BIT(1));
92
93 rk3576_calc_drv_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
94
95 /* enable the write to the equivalent lower bits */
96 data = ((1 << RK3576_DRV_BITS_PER_PIN) - 1) << (bit + 16);
97 rmask = data | (data >> 16);
98 data |= (drv << bit);
99
100 return regmap_update_bits(regmap, reg, rmask, data);
101}
102
103#define RK3576_PULL_BITS_PER_PIN 2
104#define RK3576_PULL_PINS_PER_REG 8
105#define RK3576_PULL_GPIO0_AL_OFFSET 0x20
106#define RK3576_PULL_GPIO0_BH_OFFSET 0x2028
107#define RK3576_PULL_GPIO1_OFFSET 0x6110
108#define RK3576_PULL_GPIO2_OFFSET 0x6120
109#define RK3576_PULL_GPIO3_OFFSET 0x6130
110#define RK3576_PULL_GPIO4_AL_OFFSET 0x6140
111#define RK3576_PULL_GPIO4_CL_OFFSET 0xA148
112#define RK3576_PULL_GPIO4_DL_OFFSET 0xB14C
113
114static void rk3576_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
115 int pin_num, struct regmap **regmap,
116 int *reg, u8 *bit)
117{
118 struct rockchip_pinctrl_priv *priv = bank->priv;
119
120 *regmap = priv->regmap_base;
121 if (bank->bank_num == 0 && pin_num < 12) {
122 *reg = RK3576_PULL_GPIO0_AL_OFFSET;
123 } else if (bank->bank_num == 0) {
124 *reg = RK3576_PULL_GPIO0_BH_OFFSET - 0x4;
125 } else if (bank->bank_num == 1) {
126 *reg = RK3576_PULL_GPIO1_OFFSET;
127 } else if (bank->bank_num == 2) {
128 *reg = RK3576_PULL_GPIO2_OFFSET;
129 } else if (bank->bank_num == 3) {
130 *reg = RK3576_PULL_GPIO3_OFFSET;
131 } else if (bank->bank_num == 4 && pin_num < 16) {
132 *reg = RK3576_PULL_GPIO4_AL_OFFSET;
133 } else if (bank->bank_num == 4 && pin_num < 24) {
134 *reg = RK3576_PULL_GPIO4_CL_OFFSET - 0x8;
135 } else if (bank->bank_num == 4) {
136 *reg = RK3576_PULL_GPIO4_DL_OFFSET - 0xc;
137 } else {
138 *reg = 0;
139 debug("unsupported bank_num %d\n", bank->bank_num);
140 }
141
142 *reg += ((pin_num / RK3576_PULL_PINS_PER_REG) * 4);
143 *bit = pin_num % RK3576_PULL_PINS_PER_REG;
144 *bit *= RK3576_PULL_BITS_PER_PIN;
145}
146
147static int rk3576_set_pull(struct rockchip_pin_bank *bank,
148 int pin_num, int pull)
149{
150 struct regmap *regmap;
151 int reg, ret;
152 u8 bit, type;
153 u32 data, rmask;
154
155 if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
156 return -ENOTSUPP;
157
158 rk3576_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
159 type = 1; /* FIXME: was always set to 1 in vendor kernel */
160 ret = rockchip_translate_pull_value(type, pull);
161 if (ret < 0) {
162 debug("unsupported pull setting %d\n", pull);
163 return ret;
164 }
165
166 /* enable the write to the equivalent lower bits */
167 data = ((1 << RK3576_PULL_BITS_PER_PIN) - 1) << (bit + 16);
168 rmask = data | (data >> 16);
169 data |= (ret << bit);
170
171 return regmap_update_bits(regmap, reg, rmask, data);
172}
173
174#define RK3576_SMT_BITS_PER_PIN 1
175#define RK3576_SMT_PINS_PER_REG 8
176#define RK3576_SMT_GPIO0_AL_OFFSET 0x30
177#define RK3576_SMT_GPIO0_BH_OFFSET 0x2040
178#define RK3576_SMT_GPIO1_OFFSET 0x6210
179#define RK3576_SMT_GPIO2_OFFSET 0x6220
180#define RK3576_SMT_GPIO3_OFFSET 0x6230
181#define RK3576_SMT_GPIO4_AL_OFFSET 0x6240
182#define RK3576_SMT_GPIO4_CL_OFFSET 0xA248
183#define RK3576_SMT_GPIO4_DL_OFFSET 0xB24C
184
185static void rk3576_calc_schmitt_reg_and_bit(struct rockchip_pin_bank *bank,
186 int pin_num,
187 struct regmap **regmap,
188 int *reg, u8 *bit)
189{
190 struct rockchip_pinctrl_priv *priv = bank->priv;
191
192 *regmap = priv->regmap_base;
193 if (bank->bank_num == 0 && pin_num < 12) {
194 *reg = RK3576_SMT_GPIO0_AL_OFFSET;
195 } else if (bank->bank_num == 0) {
196 *reg = RK3576_SMT_GPIO0_BH_OFFSET - 0x4;
197 } else if (bank->bank_num == 1) {
198 *reg = RK3576_SMT_GPIO1_OFFSET;
199 } else if (bank->bank_num == 2) {
200 *reg = RK3576_SMT_GPIO2_OFFSET;
201 } else if (bank->bank_num == 3) {
202 *reg = RK3576_SMT_GPIO3_OFFSET;
203 } else if (bank->bank_num == 4 && pin_num < 16) {
204 *reg = RK3576_SMT_GPIO4_AL_OFFSET;
205 } else if (bank->bank_num == 4 && pin_num < 24) {
206 *reg = RK3576_SMT_GPIO4_CL_OFFSET - 0x8;
207 } else if (bank->bank_num == 4) {
208 *reg = RK3576_SMT_GPIO4_DL_OFFSET - 0xc;
209 } else {
210 *reg = 0;
211 debug("unsupported bank_num %d\n", bank->bank_num);
212 }
213
214 *reg += ((pin_num / RK3576_SMT_PINS_PER_REG) * 4);
215 *bit = pin_num % RK3576_SMT_PINS_PER_REG;
216 *bit *= RK3576_SMT_BITS_PER_PIN;
217}
218
219static int rk3576_set_schmitt(struct rockchip_pin_bank *bank,
220 int pin_num, int enable)
221{
222 struct regmap *regmap;
223 int reg;
224 u32 data, rmask;
225 u8 bit;
226
227 rk3576_calc_schmitt_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
228
229 /* enable the write to the equivalent lower bits */
230 data = ((1 << RK3576_SMT_BITS_PER_PIN) - 1) << (bit + 16);
231 rmask = data | (data >> 16);
232 data |= (enable << bit);
233
234 return regmap_update_bits(regmap, reg, rmask, data);
235}
236
237static struct rockchip_pin_bank rk3576_pin_banks[] = {
238 RK3576_PIN_BANK_FLAGS(0, 32, "gpio0", IOMUX_WIDTH_4BIT,
239 0, 0x8, 0x2004, 0x200C),
240 RK3576_PIN_BANK_FLAGS(1, 32, "gpio1", IOMUX_WIDTH_4BIT,
241 0x4020, 0x4028, 0x4030, 0x4038),
242 RK3576_PIN_BANK_FLAGS(2, 32, "gpio2", IOMUX_WIDTH_4BIT,
243 0x4040, 0x4048, 0x4050, 0x4058),
244 RK3576_PIN_BANK_FLAGS(3, 32, "gpio3", IOMUX_WIDTH_4BIT,
245 0x4060, 0x4068, 0x4070, 0x4078),
246 RK3576_PIN_BANK_FLAGS(4, 32, "gpio4", IOMUX_WIDTH_4BIT,
247 0x4080, 0x4088, 0xA390, 0xB398),
248};
249
250static const struct rockchip_pin_ctrl rk3576_pin_ctrl = {
251 .pin_banks = rk3576_pin_banks,
252 .nr_banks = ARRAY_SIZE(rk3576_pin_banks),
253 .grf_mux_offset = 0x0,
254 .set_mux = rk3576_set_mux,
255 .set_pull = rk3576_set_pull,
256 .set_drive = rk3576_set_drive,
257 .set_schmitt = rk3576_set_schmitt,
258};
259
260static const struct udevice_id rk3576_pinctrl_ids[] = {
261 {
262 .compatible = "rockchip,rk3576-pinctrl",
263 .data = (ulong)&rk3576_pin_ctrl
264 },
265 { }
266};
267
268U_BOOT_DRIVER(pinctrl_rk3576) = {
269 .name = "rockchip_rk3576_pinctrl",
270 .id = UCLASS_PINCTRL,
271 .of_match = rk3576_pinctrl_ids,
272 .priv_auto = sizeof(struct rockchip_pinctrl_priv),
273 .ops = &rockchip_pinctrl_ops,
274#if CONFIG_IS_ENABLED(OF_REAL)
275 .bind = dm_scan_fdt_dev,
276#endif
277 .probe = rockchip_pinctrl_probe,
278};