blob: 19e63ebf38c5c5e3950c55e9012f94ac2e2d5f96 [file] [log] [blame]
wdenk935ecca2002-08-06 20:46:37 +00001#ifndef __ASM_PPC_PROCESSOR_H
2#define __ASM_PPC_PROCESSOR_H
3
4/*
5 * Default implementation of macro that returns current
6 * instruction pointer ("program counter").
7 */
8#define current_text_addr() ({ __label__ _l; _l: &&_l;})
9
wdenk935ecca2002-08-06 20:46:37 +000010#include <asm/ptrace.h>
11#include <asm/types.h>
12
13/* Machine State Register (MSR) Fields */
14
15#ifdef CONFIG_PPC64BRIDGE
16#define MSR_SF (1<<63)
17#define MSR_ISF (1<<61)
18#endif /* CONFIG_PPC64BRIDGE */
Wolfgang Denk35f734f2008-04-13 09:59:26 -070019#define MSR_UCLE (1<<26) /* User-mode cache lock enable (e500) */
wdenk9c53f402003-10-15 23:53:47 +000020#define MSR_VEC (1<<25) /* Enable AltiVec(74xx) */
Wolfgang Denk35f734f2008-04-13 09:59:26 -070021#define MSR_SPE (1<<25) /* Enable SPE(e500) */
wdenk935ecca2002-08-06 20:46:37 +000022#define MSR_POW (1<<18) /* Enable Power Management */
23#define MSR_WE (1<<18) /* Wait State Enable */
24#define MSR_TGPR (1<<17) /* TLB Update registers in use */
25#define MSR_CE (1<<17) /* Critical Interrupt Enable */
26#define MSR_ILE (1<<16) /* Interrupt Little Endian */
27#define MSR_EE (1<<15) /* External Interrupt Enable */
28#define MSR_PR (1<<14) /* Problem State / Privilege Level */
29#define MSR_FP (1<<13) /* Floating Point enable */
30#define MSR_ME (1<<12) /* Machine Check Enable */
31#define MSR_FE0 (1<<11) /* Floating Exception mode 0 */
32#define MSR_SE (1<<10) /* Single Step */
Wolfgang Denk35f734f2008-04-13 09:59:26 -070033#define MSR_DWE (1<<10) /* Debug Wait Enable (4xx) */
34#define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
wdenk935ecca2002-08-06 20:46:37 +000035#define MSR_BE (1<<9) /* Branch Trace */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +020036#define MSR_DE (1<<9) /* Debug Exception Enable */
wdenk935ecca2002-08-06 20:46:37 +000037#define MSR_FE1 (1<<8) /* Floating Exception mode 1 */
38#define MSR_IP (1<<6) /* Exception prefix 0x000/0xFFF */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +020039#define MSR_IR (1<<5) /* Instruction Relocate */
Wolfgang Denk35f734f2008-04-13 09:59:26 -070040#define MSR_IS (1<<5) /* Book E Instruction space */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +020041#define MSR_DR (1<<4) /* Data Relocate */
Wolfgang Denk35f734f2008-04-13 09:59:26 -070042#define MSR_DS (1<<4) /* Book E Data space */
wdenk935ecca2002-08-06 20:46:37 +000043#define MSR_PE (1<<3) /* Protection Enable */
44#define MSR_PX (1<<2) /* Protection Exclusive Mode */
Wolfgang Denk35f734f2008-04-13 09:59:26 -070045#define MSR_PMM (1<<2) /* Performance monitor mark bit (e500) */
wdenk935ecca2002-08-06 20:46:37 +000046#define MSR_RI (1<<1) /* Recoverable Exception */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +020047#define MSR_LE (1<<0) /* Little Endian */
wdenk935ecca2002-08-06 20:46:37 +000048
wdenk935ecca2002-08-06 20:46:37 +000049#define MSR_ MSR_ME|MSR_RI
wdenk9c53f402003-10-15 23:53:47 +000050#ifndef CONFIG_E500
Wolfgang Denk35f734f2008-04-13 09:59:26 -070051#define MSR_KERNEL MSR_|MSR_IR|MSR_DR
wdenk9c53f402003-10-15 23:53:47 +000052#else
53#define MSR_KERNEL MSR_ME
54#endif
wdenk935ecca2002-08-06 20:46:37 +000055
56/* Floating Point Status and Control Register (FPSCR) Fields */
57
58#define FPSCR_FX 0x80000000 /* FPU exception summary */
59#define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
60#define FPSCR_VX 0x20000000 /* Invalid operation summary */
61#define FPSCR_OX 0x10000000 /* Overflow exception summary */
62#define FPSCR_UX 0x08000000 /* Underflow exception summary */
63#define FPSCR_ZX 0x04000000 /* Zero-devide exception summary */
64#define FPSCR_XX 0x02000000 /* Inexact exception summary */
65#define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
66#define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
67#define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
68#define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
69#define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
70#define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
71#define FPSCR_FR 0x00040000 /* Fraction rounded */
72#define FPSCR_FI 0x00020000 /* Fraction inexact */
73#define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
74#define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
75#define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
76#define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
77#define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
78#define FPSCR_VE 0x00000080 /* Invalid op exception enable */
79#define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
80#define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
81#define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
82#define FPSCR_XE 0x00000008 /* FP inexact exception enable */
83#define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
84#define FPSCR_RN 0x00000003 /* FPU rounding control */
85
86/* Special Purpose Registers (SPRNs)*/
87
Matthias Fuchs730b2d22009-07-22 17:27:56 +020088#define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
89#ifdef CONFIG_BOOKE
90#define SPRN_CCR1 0x378 /* Core Configuration Register for 440 only */
91#endif
wdenk56ed43e2004-02-22 23:46:08 +000092#define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
93#define SPRN_CTR 0x009 /* Count Register */
94#define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
wdenk9c53f402003-10-15 23:53:47 +000095#ifndef CONFIG_BOOKE
wdenk56ed43e2004-02-22 23:46:08 +000096#define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
97#define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
wdenk9c53f402003-10-15 23:53:47 +000098#else
Wolfgang Denk35f734f2008-04-13 09:59:26 -070099#define SPRN_DAC1 0x13C /* Book E Data Address Compare 1 */
100#define SPRN_DAC2 0x13D /* Book E Data Address Compare 2 */
101#endif /* CONFIG_BOOKE */
wdenk56ed43e2004-02-22 23:46:08 +0000102#define SPRN_DAR 0x013 /* Data Address Register */
103#define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
104#define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
105#define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
106#define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
107#define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
108#define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
109#define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
110#define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700111#define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
112#define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
113#define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
114#define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
115#define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
116#define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
117#define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
118#define SPRN_DBAT7U 0x23E /* Data BAT 7 Lower Register */
wdenk56ed43e2004-02-22 23:46:08 +0000119#define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
120#define DBCR_EDM 0x80000000
121#define DBCR_IDM 0x40000000
122#define DBCR_RST(x) (((x) & 0x3) << 28)
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200123#define DBCR_RST_NONE 0
124#define DBCR_RST_CORE 1
125#define DBCR_RST_CHIP 2
wdenk56ed43e2004-02-22 23:46:08 +0000126#define DBCR_RST_SYSTEM 3
127#define DBCR_IC 0x08000000 /* Instruction Completion Debug Evnt */
128#define DBCR_BT 0x04000000 /* Branch Taken Debug Event */
129#define DBCR_EDE 0x02000000 /* Exception Debug Event */
130#define DBCR_TDE 0x01000000 /* TRAP Debug Event */
131#define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
132#define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
133#define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
134#define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
135#define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
136#define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
137#define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
138#define DAC_BYTE 0
139#define DAC_HALF 1
140#define DAC_WORD 2
141#define DAC_QUAD 3
142#define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
143#define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
144#define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
145#define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
146#define DBCR_SED 0x00000020 /* Second Exception Debug Event */
147#define DBCR_STD 0x00000010 /* Second Trap Debug Event */
148#define DBCR_SIA 0x00000008 /* Second IAC Enable */
149#define DBCR_SDA 0x00000004 /* Second DAC Enable */
150#define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
151#define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
wdenk9c53f402003-10-15 23:53:47 +0000152#ifndef CONFIG_BOOKE
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700153#define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
wdenk9c53f402003-10-15 23:53:47 +0000154#else
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700155#define SPRN_DBCR0 0x134 /* Book E Debug Control Register 0 */
wdenk9c53f402003-10-15 23:53:47 +0000156#endif /* CONFIG_BOOKE */
157#ifndef CONFIG_BOOKE
wdenk56ed43e2004-02-22 23:46:08 +0000158#define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
159#define SPRN_DBSR 0x3F0 /* Debug Status Register */
wdenk9c53f402003-10-15 23:53:47 +0000160#else
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700161#define SPRN_DBCR1 0x135 /* Book E Debug Control Register 1 */
Matthias Fuchs730b2d22009-07-22 17:27:56 +0200162#ifdef CONFIG_BOOKE
163#define SPRN_DBDR 0x3f3 /* Debug Data Register */
164#endif
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700165#define SPRN_DBSR 0x130 /* Book E Debug Status Register */
166#define DBSR_IC 0x08000000 /* Book E Instruction Completion */
167#define DBSR_TIE 0x01000000 /* Book E Trap Instruction Event */
wdenk9c53f402003-10-15 23:53:47 +0000168#endif /* CONFIG_BOOKE */
wdenk56ed43e2004-02-22 23:46:08 +0000169#define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
170#define DCCR_NOCACHE 0 /* Noncacheable */
171#define DCCR_CACHE 1 /* Cacheable */
Matthias Fuchs730b2d22009-07-22 17:27:56 +0200172#ifndef CONFIG_BOOKE
173#define SPRN_DCDBTRL 0x39c /* Data Cache Debug Tag Register Low */
174#define SPRN_DCDBTRH 0x39d /* Data Cache Debug Tag Register High */
175#endif
wdenk56ed43e2004-02-22 23:46:08 +0000176#define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
177#define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
178#define DCWR_COPY 0 /* Copy-back */
179#define DCWR_WRITE 1 /* Write-through */
wdenk9c53f402003-10-15 23:53:47 +0000180#ifndef CONFIG_BOOKE
wdenk56ed43e2004-02-22 23:46:08 +0000181#define SPRN_DEAR 0x3D5 /* Data Error Address Register */
wdenk9c53f402003-10-15 23:53:47 +0000182#else
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700183#define SPRN_DEAR 0x03D /* Book E Data Error Address Register */
wdenk9c53f402003-10-15 23:53:47 +0000184#endif /* CONFIG_BOOKE */
wdenk56ed43e2004-02-22 23:46:08 +0000185#define SPRN_DEC 0x016 /* Decrement Register */
186#define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
Matthias Fuchs730b2d22009-07-22 17:27:56 +0200187#ifdef CONFIG_BOOKE
188#define SPRN_DNV0 0x390 /* Data Cache Normal Victim 0 */
189#define SPRN_DNV1 0x391 /* Data Cache Normal Victim 1 */
190#define SPRN_DNV2 0x392 /* Data Cache Normal Victim 2 */
191#define SPRN_DNV3 0x393 /* Data Cache Normal Victim 3 */
192#endif
wdenk56ed43e2004-02-22 23:46:08 +0000193#define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
Matthias Fuchs730b2d22009-07-22 17:27:56 +0200194#ifdef CONFIG_BOOKE
195#define SPRN_DTV0 0x394 /* Data Cache Transient Victim 0 */
196#define SPRN_DTV1 0x395 /* Data Cache Transient Victim 1 */
197#define SPRN_DTV2 0x396 /* Data Cache Transient Victim 2 */
198#define SPRN_DTV3 0x397 /* Data Cache Transient Victim 3 */
199#define SPRN_DVLIM 0x398 /* Data Cache Victim Limit */
200#endif
wdenk56ed43e2004-02-22 23:46:08 +0000201#define SPRN_EAR 0x11A /* External Address Register */
wdenk9c53f402003-10-15 23:53:47 +0000202#ifndef CONFIG_BOOKE
wdenk56ed43e2004-02-22 23:46:08 +0000203#define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
wdenk9c53f402003-10-15 23:53:47 +0000204#else
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700205#define SPRN_ESR 0x03E /* Book E Exception Syndrome Register */
wdenk9c53f402003-10-15 23:53:47 +0000206#endif /* CONFIG_BOOKE */
wdenk56ed43e2004-02-22 23:46:08 +0000207#define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
208#define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
209#define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
210#define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
211#define ESR_PIL 0x08000000 /* Program Exception - Illegal */
212#define ESR_PPR 0x04000000 /* Program Exception - Priveleged */
213#define ESR_PTR 0x02000000 /* Program Exception - Trap */
214#define ESR_DST 0x00800000 /* Storage Exception - Data miss */
215#define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
216#define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
217#define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
218#define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
219#define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
Eran Liberty9095d4a2005-07-28 10:08:46 -0500220
221#define HID0_ICE_SHIFT 15
222#define HID0_DCE_SHIFT 14
223#define HID0_DLOCK_SHIFT 12
224
wdenk56ed43e2004-02-22 23:46:08 +0000225#define HID0_EMCP (1<<31) /* Enable Machine Check pin */
226#define HID0_EBA (1<<29) /* Enable Bus Address Parity */
227#define HID0_EBD (1<<28) /* Enable Bus Data Parity */
228#define HID0_SBCLK (1<<27)
229#define HID0_EICE (1<<26)
230#define HID0_ECLK (1<<25)
231#define HID0_PAR (1<<24)
232#define HID0_DOZE (1<<23)
233#define HID0_NAP (1<<22)
234#define HID0_SLEEP (1<<21)
235#define HID0_DPM (1<<20)
Eran Liberty9095d4a2005-07-28 10:08:46 -0500236#define HID0_ICE (1<<HID0_ICE_SHIFT) /* Instruction Cache Enable */
237#define HID0_DCE (1<<HID0_DCE_SHIFT) /* Data Cache Enable */
Andy Flemingf08233c2007-08-14 01:34:21 -0500238#define HID0_TBEN (1<<14) /* Time Base Enable */
wdenk56ed43e2004-02-22 23:46:08 +0000239#define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
Eran Liberty9095d4a2005-07-28 10:08:46 -0500240#define HID0_DLOCK (1<<HID0_DLOCK_SHIFT) /* Data Cache Lock */
wdenk56ed43e2004-02-22 23:46:08 +0000241#define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
242#define HID0_DCFI (1<<10) /* Data Cache Flash Invalidate */
243#define HID0_DCI HID0_DCFI
wdenk935ecca2002-08-06 20:46:37 +0000244#define HID0_SPD (1<<9) /* Speculative disable */
Andy Flemingf08233c2007-08-14 01:34:21 -0500245#define HID0_ENMAS7 (1<<7) /* Enable MAS7 Update for 36-bit phys */
wdenk935ecca2002-08-06 20:46:37 +0000246#define HID0_SGE (1<<7) /* Store Gathering Enable */
wdenk56ed43e2004-02-22 23:46:08 +0000247#define HID0_SIED HID_SGE /* Serial Instr. Execution [Disable] */
wdenk935ecca2002-08-06 20:46:37 +0000248#define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
249#define HID0_BTIC (1<<5) /* Branch Target Instruction Cache Enable */
250#define HID0_ABE (1<<3) /* Address Broadcast Enable */
wdenk56ed43e2004-02-22 23:46:08 +0000251#define HID0_BHTE (1<<2) /* Branch History Table Enable */
252#define HID0_BTCD (1<<1) /* Branch target cache disable */
253#define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
Andy Fleming2fffa052007-04-23 02:24:28 -0500254#define HID1_RFXE (1<<17) /* Read Fault Exception Enable */
255#define HID1_ASTME (1<<13) /* Address bus streaming mode */
256#define HID1_ABE (1<<12) /* Address broadcast enable */
Sandeep Gopalpet8709aed2010-03-12 10:45:02 +0530257#define HID1_MBDD (1<<6) /* optimized sync instruction */
wdenk56ed43e2004-02-22 23:46:08 +0000258#define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
wdenk9c53f402003-10-15 23:53:47 +0000259#ifndef CONFIG_BOOKE
wdenk56ed43e2004-02-22 23:46:08 +0000260#define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
261#define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
wdenk9c53f402003-10-15 23:53:47 +0000262#else
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700263#define SPRN_IAC1 0x138 /* Book E Instruction Address Compare 1 */
264#define SPRN_IAC2 0x139 /* Book E Instruction Address Compare 2 */
wdenk9c53f402003-10-15 23:53:47 +0000265#endif /* CONFIG_BOOKE */
wdenk56ed43e2004-02-22 23:46:08 +0000266#define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
267#define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
268#define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
269#define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
270#define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
271#define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
272#define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
273#define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700274#define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
275#define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
276#define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
277#define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
278#define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
279#define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
280#define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
281#define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
wdenk56ed43e2004-02-22 23:46:08 +0000282#define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
283#define ICCR_NOCACHE 0 /* Noncacheable */
284#define ICCR_CACHE 1 /* Cacheable */
285#define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
Matthias Fuchs730b2d22009-07-22 17:27:56 +0200286#ifdef CONFIG_BOOKE
287#define SPRN_ICDBTRL 0x39e /* instruction cache debug tag register low */
288#define SPRN_ICDBTRH 0x39f /* instruction cache debug tag register high */
289#endif
wdenk56ed43e2004-02-22 23:46:08 +0000290#define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
291#define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
292#define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200293#define SPRN_IMMR 0x27E /* Internal Memory Map Register */
Matthias Fuchs730b2d22009-07-22 17:27:56 +0200294#ifdef CONFIG_BOOKE
295#define SPRN_INV0 0x370 /* Instruction Cache Normal Victim 0 */
296#define SPRN_INV1 0x371 /* Instruction Cache Normal Victim 1 */
297#define SPRN_INV2 0x372 /* Instruction Cache Normal Victim 2 */
298#define SPRN_INV3 0x373 /* Instruction Cache Normal Victim 3 */
299#define SPRN_ITV0 0x374 /* Instruction Cache Transient Victim 0 */
300#define SPRN_ITV1 0x375 /* Instruction Cache Transient Victim 1 */
301#define SPRN_ITV2 0x376 /* Instruction Cache Transient Victim 2 */
302#define SPRN_ITV3 0x377 /* Instruction Cache Transient Victim 3 */
303#define SPRN_IVLIM 0x399 /* Instruction Cache Victim Limit */
304#endif
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700305#define SPRN_LDSTCR 0x3F8 /* Load/Store Control Register */
wdenk56ed43e2004-02-22 23:46:08 +0000306#define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
307#define SPRN_LR 0x008 /* Link Register */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700308#define SPRN_MBAR 0x137 /* System memory base address */
wdenk56ed43e2004-02-22 23:46:08 +0000309#define SPRN_MMCR0 0x3B8 /* Monitor Mode Control Register 0 */
310#define SPRN_MMCR1 0x3BC /* Monitor Mode Control Register 1 */
Matthias Fuchs730b2d22009-07-22 17:27:56 +0200311#ifdef CONFIG_BOOKE
312#define SPRN_MMUCR 0x3b2 /* MMU Control Register */
313#endif
wdenk56ed43e2004-02-22 23:46:08 +0000314#define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
315#define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
316#define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
317#define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
wdenk9c53f402003-10-15 23:53:47 +0000318#ifndef CONFIG_BOOKE
wdenk56ed43e2004-02-22 23:46:08 +0000319#define SPRN_PID 0x3B1 /* Process ID */
320#define SPRN_PIR 0x3FF /* Processor Identification Register */
wdenk9c53f402003-10-15 23:53:47 +0000321#else
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700322#define SPRN_PID 0x030 /* Book E Process ID */
323#define SPRN_PIR 0x11E /* Book E Processor Identification Register */
wdenk9c53f402003-10-15 23:53:47 +0000324#endif /* CONFIG_BOOKE */
wdenk56ed43e2004-02-22 23:46:08 +0000325#define SPRN_PIT 0x3DB /* Programmable Interval Timer */
326#define SPRN_PMC1 0x3B9 /* Performance Counter Register 1 */
327#define SPRN_PMC2 0x3BA /* Performance Counter Register 2 */
328#define SPRN_PMC3 0x3BD /* Performance Counter Register 3 */
329#define SPRN_PMC4 0x3BE /* Performance Counter Register 4 */
330#define SPRN_PVR 0x11F /* Processor Version Register */
331#define SPRN_RPA 0x3D6 /* Required Physical Address Register */
Matthias Fuchs730b2d22009-07-22 17:27:56 +0200332#ifdef CONFIG_BOOKE
333#define SPRN_RSTCFG 0x39b /* Reset Configuration */
334#endif
wdenk56ed43e2004-02-22 23:46:08 +0000335#define SPRN_SDA 0x3BF /* Sampled Data Address Register */
336#define SPRN_SDR1 0x019 /* MMU Hash Base Register */
337#define SPRN_SGR 0x3B9 /* Storage Guarded Register */
338#define SGR_NORMAL 0
339#define SGR_GUARDED 1
340#define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
341#define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
342#define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
343#define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
344#define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
Stefan Roese17ffbc82007-03-21 13:38:59 +0100345#define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
346#define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
347#define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
348#define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
wdenk56ed43e2004-02-22 23:46:08 +0000349#define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
350#define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
351#define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200352#define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
Matthias Fuchs730b2d22009-07-22 17:27:56 +0200353
wdenk13eb2212004-07-09 23:27:13 +0000354#ifdef CONFIG_BOOKE
355#define SPRN_SVR 0x3FF /* System Version Register */
356#else
357#define SPRN_SVR 0x11E /* System Version Register */
358#endif
wdenk56ed43e2004-02-22 23:46:08 +0000359#define SPRN_TBHI 0x3DC /* Time Base High */
360#define SPRN_TBHU 0x3CC /* Time Base High User-mode */
361#define SPRN_TBLO 0x3DD /* Time Base Low */
362#define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
Stefan Roese259e1192005-11-07 09:57:57 +0100363#define SPRN_TBRL 0x10C /* Time Base Read Lower Register */
364#define SPRN_TBRU 0x10D /* Time Base Read Upper Register */
365#define SPRN_TBWL 0x11C /* Time Base Write Lower Register */
366#define SPRN_TBWU 0x11D /* Time Base Write Upper Register */
wdenk9c53f402003-10-15 23:53:47 +0000367#ifndef CONFIG_BOOKE
wdenk56ed43e2004-02-22 23:46:08 +0000368#define SPRN_TCR 0x3DA /* Timer Control Register */
wdenk9c53f402003-10-15 23:53:47 +0000369#else
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700370#define SPRN_TCR 0x154 /* Book E Timer Control Register */
wdenk9c53f402003-10-15 23:53:47 +0000371#endif /* CONFIG_BOOKE */
Boschung, Rainer1524b3c2014-06-03 09:05:13 +0200372#ifdef CONFIG_E500MC
373#define TCR_WP(x) (((64-x)&0x3)<<30)| \
374 (((64-x)&0x3c)<<15) /* WDT Period 2^x clocks*/
375#else
wdenk56ed43e2004-02-22 23:46:08 +0000376#define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
377#define WP_2_17 0 /* 2^17 clocks */
378#define WP_2_21 1 /* 2^21 clocks */
379#define WP_2_25 2 /* 2^25 clocks */
380#define WP_2_29 3 /* 2^29 clocks */
Boschung, Rainer1524b3c2014-06-03 09:05:13 +0200381#endif /* CONFIG_E500 */
wdenk56ed43e2004-02-22 23:46:08 +0000382#define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
383#define WRC_NONE 0 /* No reset will occur */
384#define WRC_CORE 1 /* Core reset will occur */
385#define WRC_CHIP 2 /* Chip reset will occur */
386#define WRC_SYSTEM 3 /* System reset will occur */
387#define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
388#define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
389#define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
390#define FP_2_9 0 /* 2^9 clocks */
391#define FP_2_13 1 /* 2^13 clocks */
392#define FP_2_17 2 /* 2^17 clocks */
393#define FP_2_21 3 /* 2^21 clocks */
394#define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
395#define TCR_ARE 0x00400000 /* Auto Reload Enable */
396#define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
397#define THRM1_TIN (1<<0)
398#define THRM1_TIV (1<<1)
399#define THRM1_THRES (0x7f<<2)
400#define THRM1_TID (1<<29)
401#define THRM1_TIE (1<<30)
402#define THRM1_V (1<<31)
403#define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
404#define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
405#define THRM3_E (1<<31)
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700406#define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
wdenk9c53f402003-10-15 23:53:47 +0000407#ifndef CONFIG_BOOKE
wdenk56ed43e2004-02-22 23:46:08 +0000408#define SPRN_TSR 0x3D8 /* Timer Status Register */
wdenk9c53f402003-10-15 23:53:47 +0000409#else
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700410#define SPRN_TSR 0x150 /* Book E Timer Status Register */
wdenk9c53f402003-10-15 23:53:47 +0000411#endif /* CONFIG_BOOKE */
wdenk56ed43e2004-02-22 23:46:08 +0000412#define TSR_ENW 0x80000000 /* Enable Next Watchdog */
413#define TSR_WIS 0x40000000 /* WDT Interrupt Status */
414#define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
415#define WRS_NONE 0 /* No WDT reset occurred */
416#define WRS_CORE 1 /* WDT forced core reset */
417#define WRS_CHIP 2 /* WDT forced chip reset */
418#define WRS_SYSTEM 3 /* WDT forced system reset */
419#define TSR_PIS 0x08000000 /* PIT Interrupt Status */
420#define TSR_FIS 0x04000000 /* FIT Interrupt Status */
421#define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
422#define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
423#define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
424#define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
425#define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
426#define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
427#define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
428#define SPRN_XER 0x001 /* Fixed Point Exception Register */
429#define SPRN_ZPR 0x3B0 /* Zone Protection Register */
wdenk935ecca2002-08-06 20:46:37 +0000430
wdenk9c53f402003-10-15 23:53:47 +0000431/* Book E definitions */
432#define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
433#define SPRN_CSRR0 0x03A /* Critical SRR0 */
434#define SPRN_CSRR1 0x03B /* Critical SRR0 */
wdenk56ed43e2004-02-22 23:46:08 +0000435#define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
wdenk9c53f402003-10-15 23:53:47 +0000436#define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
wdenk56ed43e2004-02-22 23:46:08 +0000437#define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
438#define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
439#define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
440#define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
441#define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
442#define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
443#define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
444#define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
wdenk9c53f402003-10-15 23:53:47 +0000445#define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
wdenk56ed43e2004-02-22 23:46:08 +0000446#define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
447#define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
wdenk9c53f402003-10-15 23:53:47 +0000448#define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
449#define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
450#define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
451#define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
452#define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
453#define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
454#define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
455#define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
456#define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
457#define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
458#define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
459#define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
460#define SPRN_IVOR10 0x19a /* Interrupt Vector Offset Register 10 */
461#define SPRN_IVOR11 0x19b /* Interrupt Vector Offset Register 11 */
462#define SPRN_IVOR12 0x19c /* Interrupt Vector Offset Register 12 */
463#define SPRN_IVOR13 0x19d /* Interrupt Vector Offset Register 13 */
464#define SPRN_IVOR14 0x19e /* Interrupt Vector Offset Register 14 */
465#define SPRN_IVOR15 0x19f /* Interrupt Vector Offset Register 15 */
Kumar Galac24a9052009-08-14 13:37:54 -0500466#define SPRN_IVOR38 0x1b0 /* Interrupt Vector Offset Register 38 */
467#define SPRN_IVOR39 0x1b1 /* Interrupt Vector Offset Register 39 */
468#define SPRN_IVOR40 0x1b2 /* Interrupt Vector Offset Register 40 */
469#define SPRN_IVOR41 0x1b3 /* Interrupt Vector Offset Register 41 */
470#define SPRN_GIVOR2 0x1b8 /* Guest Interrupt Vector Offset Register 2 */
471#define SPRN_GIVOR3 0x1b9 /* Guest Interrupt Vector Offset Register 3 */
472#define SPRN_GIVOR4 0x1ba /* Guest Interrupt Vector Offset Register 4 */
473#define SPRN_GIVOR8 0x1bb /* Guest Interrupt Vector Offset Register 8 */
474#define SPRN_GIVOR13 0x1bc /* Guest Interrupt Vector Offset Register 13 */
475#define SPRN_GIVOR14 0x1bd /* Guest Interrupt Vector Offset Register 14 */
wdenk9c53f402003-10-15 23:53:47 +0000476
477/* e500 definitions */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700478#define SPRN_L1CFG0 0x203 /* L1 Cache Configuration Register 0 */
479#define SPRN_L1CFG1 0x204 /* L1 Cache Configuration Register 1 */
Kumar Gala9def8a02008-07-14 14:07:02 -0500480#define SPRN_L2CFG0 0x207 /* L2 Cache Configuration Register 0 */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700481#define SPRN_L1CSR0 0x3f2 /* L1 Data Cache Control and Status Register 0 */
482#define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
Scott Wood80806962012-08-14 10:14:53 +0000483#define L1CSR0_CUL 0x00000400 /* (D-)Cache Unable to Lock */
Kumar Gala48bd5f02010-03-26 15:14:43 -0500484#define L1CSR0_DCLFR 0x00000100 /* D-Cache Lock Flash Reset */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700485#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
486#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
487#define SPRN_L1CSR1 0x3f3 /* L1 Instruction Cache Control and Status Register 1 */
488#define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
Scott Wood80806962012-08-14 10:14:53 +0000489#define L1CSR1_ICUL 0x00000400 /* I-Cache Unable to Lock */
Kumar Gala48bd5f02010-03-26 15:14:43 -0500490#define L1CSR1_ICLFR 0x00000100 /* I-Cache Lock Flash Reset */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700491#define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
492#define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
Kumar Gala9def8a02008-07-14 14:07:02 -0500493#define SPRN_L1CSR2 0x25e /* L1 Data Cache Control and Status Register 2 */
Kumar Gala6b245b92010-05-05 22:35:27 -0500494#define L1CSR2_DCWS 0x40000000 /* Data Cache Write Shadow */
Darwin Dingela56d6c02016-10-25 09:48:01 +1300495#define L1CSR2_DCSTASHID 0x000003ff /* Data Cache Stash ID */
Kumar Gala9def8a02008-07-14 14:07:02 -0500496#define SPRN_L2CSR0 0x3f9 /* L2 Data Cache Control and Status Register 0 */
497#define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
498#define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
499#define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
500#define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
501#define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
502#define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
503#define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
504#define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
James Yang284ce502013-03-25 07:40:03 +0000505
506/* e6500 */
507#define L2CSR0_L2REP_SPLRUAGE 0x00000000 /* L2REP Streaming PLRU with Aging */
508#define L2CSR0_L2REP_FIFO 0x00001000 /* L2REP FIFO */
509#define L2CSR0_L2REP_SPLRU 0x00002000 /* L2REP Streaming PLRU */
510#define L2CSR0_L2REP_PLRU 0x00003000 /* L2REP PLRU */
511
512#define L2CSR0_L2REP_MODE L2CSR0_L2REP_SPLRUAGE
513
Kumar Gala9def8a02008-07-14 14:07:02 -0500514#define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
515#define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
516#define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
517#define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
518#define SPRN_L2CSR1 0x3fa /* L2 Data Cache Control and Status Register 1 */
wdenk9c53f402003-10-15 23:53:47 +0000519
Kumar Gala6630ffb2009-02-06 09:56:35 -0600520#define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
521#define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
Scott Wood2bfa0f42012-08-20 13:10:08 +0000522#define TLBnCFG_NENTRY_MASK 0x00000fff
Kumar Galaac7e8952011-10-31 22:13:26 -0500523#define SPRN_TLB0PS 0x158 /* TLB 0 Page Size Register */
524#define SPRN_TLB1PS 0x159 /* TLB 1 Page Size Register */
wdenk56ed43e2004-02-22 23:46:08 +0000525#define SPRN_MMUCSR0 0x3f4 /* MMU control and status register 0 */
Kumar Galaac7e8952011-10-31 22:13:26 -0500526#define SPRN_MMUCFG 0x3F7 /* MMU Configuration Register */
527#define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */
528#define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */
529#define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700530#define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
531#define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
532#define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
533#define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
534#define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
535#define SPRN_MAS5 0x275 /* MMU Assist Register 5 */
536#define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500537#define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
Scott Wood31e60102009-08-20 17:45:05 -0500538#define SPRN_MAS8 0x155 /* MMU Assist Register 8 */
wdenk9c53f402003-10-15 23:53:47 +0000539
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700540#define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
541#define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
542#define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
543#define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
Kumar Galac24a9052009-08-14 13:37:54 -0500544#define SPRN_IVOR36 0x214 /* Interrupt Vector Offset Register 36 */
545#define SPRN_IVOR37 0x215 /* Interrupt Vector Offset Register 37 */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700546#define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
wdenk9c53f402003-10-15 23:53:47 +0000547
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700548#define SPRN_MCSRR0 0x23a /* Machine Check Save and Restore Register 0 */
549#define SPRN_MCSRR1 0x23b /* Machine Check Save and Restore Register 1 */
wdenk9c53f402003-10-15 23:53:47 +0000550#define SPRN_BUCSR 0x3f5 /* Branch Control and Status Register */
Kumar Galaf0695b92010-03-29 21:03:11 -0500551#define BUCSR_STAC_EN 0x01000000 /* Segment target addr cache enable */
552#define BUCSR_LS_EN 0x00400000 /* Link stack enable */
Kumar Gala5530cb82010-03-29 13:50:31 -0500553#define BUCSR_BBFI 0x00000200 /* Branch buffer flash invalidate */
554#define BUCSR_BPEN 0x00000001 /* Branch prediction enable */
Kumar Galaf0695b92010-03-29 21:03:11 -0500555#define BUCSR_ENABLE (BUCSR_STAC_EN|BUCSR_LS_EN|BUCSR_BBFI|BUCSR_BPEN)
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700556#define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
557#define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
558#define SPRN_PID1 0x279 /* Process ID Register 1 */
559#define SPRN_PID2 0x27a /* Process ID Register 2 */
wdenk9c53f402003-10-15 23:53:47 +0000560#define SPRN_MCSR 0x23c /* Machine Check Syndrome register */
Andy Flemingf08233c2007-08-14 01:34:21 -0500561#define SPRN_MCAR 0x23d /* Machine Check Address register */
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200562#define MCSR_MCS 0x80000000 /* Machine Check Summary */
563#define MCSR_IB 0x40000000 /* Instruction PLB Error */
Grant Ericksonb6933412008-05-22 14:44:14 -0700564#define MCSR_DB 0x20000000 /* Data PLB Error */
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200565#define MCSR_TLBP 0x08000000 /* TLB Parity Error */
566#define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
567#define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
568#define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
569#define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700570#define ESR_ST 0x00800000 /* Store Operation */
wdenk9c53f402003-10-15 23:53:47 +0000571
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500572#if defined(CONFIG_MPC86xx)
Jon Loeliger11c99582007-08-02 14:42:20 -0500573#define SPRN_MSSCR0 0x3f6
574#define SPRN_MSSSR0 0x3f7
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500575#endif
576
Andy Flemingeab55c02013-03-25 07:33:10 +0000577#define SPRN_HDBCR0 0x3d0
578#define SPRN_HDBCR1 0x3d1
579#define SPRN_HDBCR2 0x3d2
580#define SPRN_HDBCR3 0x3d3
581#define SPRN_HDBCR4 0x3d4
582#define SPRN_HDBCR5 0x3d5
583#define SPRN_HDBCR6 0x3d6
584#define SPRN_HDBCR7 0x277
585#define SPRN_HDBCR8 0x278
586
wdenk935ecca2002-08-06 20:46:37 +0000587/* Short-hand versions for a number of the above SPRNs */
588
wdenk56ed43e2004-02-22 23:46:08 +0000589#define CTR SPRN_CTR /* Counter Register */
590#define DAR SPRN_DAR /* Data Address Register */
591#define DABR SPRN_DABR /* Data Address Breakpoint Register */
592#define DAC1 SPRN_DAC1 /* Data Address Register 1 */
593#define DAC2 SPRN_DAC2 /* Data Address Register 2 */
594#define DBAT0L SPRN_DBAT0L /* Data BAT 0 Lower Register */
595#define DBAT0U SPRN_DBAT0U /* Data BAT 0 Upper Register */
596#define DBAT1L SPRN_DBAT1L /* Data BAT 1 Lower Register */
597#define DBAT1U SPRN_DBAT1U /* Data BAT 1 Upper Register */
598#define DBAT2L SPRN_DBAT2L /* Data BAT 2 Lower Register */
599#define DBAT2U SPRN_DBAT2U /* Data BAT 2 Upper Register */
600#define DBAT3L SPRN_DBAT3L /* Data BAT 3 Lower Register */
601#define DBAT3U SPRN_DBAT3U /* Data BAT 3 Upper Register */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700602#define DBAT4L SPRN_DBAT4L /* Data BAT 4 Lower Register */
603#define DBAT4U SPRN_DBAT4U /* Data BAT 4 Upper Register */
604#define DBAT5L SPRN_DBAT5L /* Data BAT 5 Lower Register */
605#define DBAT5U SPRN_DBAT5U /* Data BAT 5 Upper Register */
606#define DBAT6L SPRN_DBAT6L /* Data BAT 6 Lower Register */
607#define DBAT6U SPRN_DBAT6U /* Data BAT 6 Upper Register */
608#define DBAT7L SPRN_DBAT7L /* Data BAT 7 Lower Register */
609#define DBAT7U SPRN_DBAT7U /* Data BAT 7 Upper Register */
wdenk56ed43e2004-02-22 23:46:08 +0000610#define DBCR0 SPRN_DBCR0 /* Debug Control Register 0 */
611#define DBCR1 SPRN_DBCR1 /* Debug Control Register 1 */
612#define DBSR SPRN_DBSR /* Debug Status Register */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200613#define DCMP SPRN_DCMP /* Data TLB Compare Register */
614#define DEC SPRN_DEC /* Decrement Register */
615#define DMISS SPRN_DMISS /* Data TLB Miss Register */
wdenk56ed43e2004-02-22 23:46:08 +0000616#define DSISR SPRN_DSISR /* Data Storage Interrupt Status Register */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200617#define EAR SPRN_EAR /* External Address Register */
wdenk56ed43e2004-02-22 23:46:08 +0000618#define ESR SPRN_ESR /* Exception Syndrome Register */
619#define HASH1 SPRN_HASH1 /* Primary Hash Address Register */
620#define HASH2 SPRN_HASH2 /* Secondary Hash Address Register */
621#define HID0 SPRN_HID0 /* Hardware Implementation Register 0 */
622#define HID1 SPRN_HID1 /* Hardware Implementation Register 1 */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200623#define IABR SPRN_IABR /* Instruction Address Breakpoint Register */
wdenk56ed43e2004-02-22 23:46:08 +0000624#define IAC1 SPRN_IAC1 /* Instruction Address Register 1 */
625#define IAC2 SPRN_IAC2 /* Instruction Address Register 2 */
626#define IBAT0L SPRN_IBAT0L /* Instruction BAT 0 Lower Register */
627#define IBAT0U SPRN_IBAT0U /* Instruction BAT 0 Upper Register */
628#define IBAT1L SPRN_IBAT1L /* Instruction BAT 1 Lower Register */
629#define IBAT1U SPRN_IBAT1U /* Instruction BAT 1 Upper Register */
630#define IBAT2L SPRN_IBAT2L /* Instruction BAT 2 Lower Register */
631#define IBAT2U SPRN_IBAT2U /* Instruction BAT 2 Upper Register */
632#define IBAT3L SPRN_IBAT3L /* Instruction BAT 3 Lower Register */
633#define IBAT3U SPRN_IBAT3U /* Instruction BAT 3 Upper Register */
634#define IBAT4L SPRN_IBAT4L /* Instruction BAT 4 Lower Register */
635#define IBAT4U SPRN_IBAT4U /* Instruction BAT 4 Upper Register */
636#define IBAT5L SPRN_IBAT5L /* Instruction BAT 5 Lower Register */
637#define IBAT5U SPRN_IBAT5U /* Instruction BAT 5 Upper Register */
638#define IBAT6L SPRN_IBAT6L /* Instruction BAT 6 Lower Register */
639#define IBAT6U SPRN_IBAT6U /* Instruction BAT 6 Upper Register */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200640#define IBAT7L SPRN_IBAT7L /* Instruction BAT 7 Lower Register */
wdenk56ed43e2004-02-22 23:46:08 +0000641#define IBAT7U SPRN_IBAT7U /* Instruction BAT 7 Lower Register */
642#define ICMP SPRN_ICMP /* Instruction TLB Compare Register */
643#define IMISS SPRN_IMISS /* Instruction TLB Miss Register */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200644#define IMMR SPRN_IMMR /* PPC 860/821 Internal Memory Map Register */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700645#define LDSTCR SPRN_LDSTCR /* Load/Store Control Register */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200646#define L2CR SPRN_L2CR /* PPC 750 L2 control register */
wdenk56ed43e2004-02-22 23:46:08 +0000647#define LR SPRN_LR
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700648#define MBAR SPRN_MBAR /* System memory base address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500649#if defined(CONFIG_MPC86xx)
Ed Swarthout15bc3e72007-07-27 01:50:45 -0500650#define MSSCR0 SPRN_MSSCR0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500651#endif
652#if defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
wdenk9c53f402003-10-15 23:53:47 +0000653#define PIR SPRN_PIR
654#endif
wdenk2d644822004-06-09 17:45:32 +0000655#define SVR SPRN_SVR /* System-On-Chip Version Register */
wdenk56ed43e2004-02-22 23:46:08 +0000656#define PVR SPRN_PVR /* Processor Version */
657#define RPA SPRN_RPA /* Required Physical Address Register */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200658#define SDR1 SPRN_SDR1 /* MMU hash base register */
wdenk56ed43e2004-02-22 23:46:08 +0000659#define SPR0 SPRN_SPRG0 /* Supervisor Private Registers */
660#define SPR1 SPRN_SPRG1
661#define SPR2 SPRN_SPRG2
662#define SPR3 SPRN_SPRG3
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700663#define SPRG0 SPRN_SPRG0
664#define SPRG1 SPRN_SPRG1
665#define SPRG2 SPRN_SPRG2
666#define SPRG3 SPRN_SPRG3
667#define SPRG4 SPRN_SPRG4
668#define SPRG5 SPRN_SPRG5
669#define SPRG6 SPRN_SPRG6
670#define SPRG7 SPRN_SPRG7
wdenk56ed43e2004-02-22 23:46:08 +0000671#define SRR0 SPRN_SRR0 /* Save and Restore Register 0 */
672#define SRR1 SPRN_SRR1 /* Save and Restore Register 1 */
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200673#define SRR2 SPRN_SRR2 /* Save and Restore Register 2 */
674#define SRR3 SPRN_SRR3 /* Save and Restore Register 3 */
wdenk13eb2212004-07-09 23:27:13 +0000675#define SVR SPRN_SVR /* System Version Register */
wdenk56ed43e2004-02-22 23:46:08 +0000676#define TBRL SPRN_TBRL /* Time Base Read Lower Register */
677#define TBRU SPRN_TBRU /* Time Base Read Upper Register */
678#define TBWL SPRN_TBWL /* Time Base Write Lower Register */
679#define TBWU SPRN_TBWU /* Time Base Write Upper Register */
680#define TCR SPRN_TCR /* Timer Control Register */
681#define TSR SPRN_TSR /* Timer Status Register */
wdenk935ecca2002-08-06 20:46:37 +0000682#define ICTC 1019
wdenk56ed43e2004-02-22 23:46:08 +0000683#define THRM1 SPRN_THRM1 /* Thermal Management Register 1 */
684#define THRM2 SPRN_THRM2 /* Thermal Management Register 2 */
685#define THRM3 SPRN_THRM3 /* Thermal Management Register 3 */
686#define XER SPRN_XER
wdenk935ecca2002-08-06 20:46:37 +0000687
wdenk56ed43e2004-02-22 23:46:08 +0000688#define DECAR SPRN_DECAR
689#define CSRR0 SPRN_CSRR0
690#define CSRR1 SPRN_CSRR1
691#define IVPR SPRN_IVPR
Jon Loeliger83843d82006-08-22 18:07:00 -0500692#define USPRG0 SPRN_USPRG
wdenk56ed43e2004-02-22 23:46:08 +0000693#define SPRG4R SPRN_SPRG4R
694#define SPRG5R SPRN_SPRG5R
695#define SPRG6R SPRN_SPRG6R
696#define SPRG7R SPRN_SPRG7R
697#define SPRG4W SPRN_SPRG4W
698#define SPRG5W SPRN_SPRG5W
699#define SPRG6W SPRN_SPRG6W
700#define SPRG7W SPRN_SPRG7W
wdenk9c53f402003-10-15 23:53:47 +0000701#define DEAR SPRN_DEAR
wdenk56ed43e2004-02-22 23:46:08 +0000702#define DBCR2 SPRN_DBCR2
703#define IAC3 SPRN_IAC3
704#define IAC4 SPRN_IAC4
705#define DVC1 SPRN_DVC1
706#define DVC2 SPRN_DVC2
707#define IVOR0 SPRN_IVOR0
708#define IVOR1 SPRN_IVOR1
709#define IVOR2 SPRN_IVOR2
710#define IVOR3 SPRN_IVOR3
711#define IVOR4 SPRN_IVOR4
712#define IVOR5 SPRN_IVOR5
713#define IVOR6 SPRN_IVOR6
714#define IVOR7 SPRN_IVOR7
715#define IVOR8 SPRN_IVOR8
716#define IVOR9 SPRN_IVOR9
717#define IVOR10 SPRN_IVOR10
718#define IVOR11 SPRN_IVOR11
719#define IVOR12 SPRN_IVOR12
720#define IVOR13 SPRN_IVOR13
721#define IVOR14 SPRN_IVOR14
722#define IVOR15 SPRN_IVOR15
wdenk9c53f402003-10-15 23:53:47 +0000723#define IVOR32 SPRN_IVOR32
724#define IVOR33 SPRN_IVOR33
725#define IVOR34 SPRN_IVOR34
726#define IVOR35 SPRN_IVOR35
727#define MCSRR0 SPRN_MCSRR0
728#define MCSRR1 SPRN_MCSRR1
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200729#define L1CSR0 SPRN_L1CSR0
wdenk9c53f402003-10-15 23:53:47 +0000730#define L1CSR1 SPRN_L1CSR1
Kumar Gala9def8a02008-07-14 14:07:02 -0500731#define L1CSR2 SPRN_L1CSR2
Kumar Gala938e14e2008-01-08 01:22:21 -0600732#define L1CFG0 SPRN_L1CFG0
733#define L1CFG1 SPRN_L1CFG1
Kumar Gala9def8a02008-07-14 14:07:02 -0500734#define L2CFG0 SPRN_L2CFG0
735#define L2CSR0 SPRN_L2CSR0
736#define L2CSR1 SPRN_L2CSR1
wdenk9c53f402003-10-15 23:53:47 +0000737#define MCSR SPRN_MCSR
738#define MMUCSR0 SPRN_MMUCSR0
739#define BUCSR SPRN_BUCSR
740#define PID0 SPRN_PID
741#define PID1 SPRN_PID1
742#define PID2 SPRN_PID2
743#define MAS0 SPRN_MAS0
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200744#define MAS1 SPRN_MAS1
wdenk9c53f402003-10-15 23:53:47 +0000745#define MAS2 SPRN_MAS2
746#define MAS3 SPRN_MAS3
747#define MAS4 SPRN_MAS4
748#define MAS5 SPRN_MAS5
749#define MAS6 SPRN_MAS6
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500750#define MAS7 SPRN_MAS7
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200751#define MAS8 SPRN_MAS8
wdenk935ecca2002-08-06 20:46:37 +0000752
Heiko Schocher20280122017-06-27 16:49:14 +0200753#if defined(CONFIG_MPC85xx)
Rafal Jaworowskid6520bc2007-07-19 17:12:28 +0200754#define DAR_DEAR DEAR
755#else
756#define DAR_DEAR DAR
757#endif
758
wdenk935ecca2002-08-06 20:46:37 +0000759/* Device Control Registers */
760
wdenk56ed43e2004-02-22 23:46:08 +0000761#define DCRN_BEAR 0x090 /* Bus Error Address Register */
762#define DCRN_BESR 0x091 /* Bus Error Syndrome Register */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200763#define BESR_DSES 0x80000000 /* Data-Side Error Status */
wdenk56ed43e2004-02-22 23:46:08 +0000764#define BESR_DMES 0x40000000 /* DMA Error Status */
765#define BESR_RWS 0x20000000 /* Read/Write Status */
766#define BESR_ETMASK 0x1C000000 /* Error Type */
767#define ET_PROT 0
768#define ET_PARITY 1
769#define ET_NCFG 2
770#define ET_BUSERR 4
771#define ET_BUSTO 6
772#define DCRN_DMACC0 0x0C4 /* DMA Chained Count Register 0 */
773#define DCRN_DMACC1 0x0CC /* DMA Chained Count Register 1 */
774#define DCRN_DMACC2 0x0D4 /* DMA Chained Count Register 2 */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700775#define DCRN_DMACC3 0x0DC /* DMA Chained Count Register 3 */
776#define DCRN_DMACR0 0x0C0 /* DMA Channel Control Register 0 */
777#define DCRN_DMACR1 0x0C8 /* DMA Channel Control Register 1 */
778#define DCRN_DMACR2 0x0D0 /* DMA Channel Control Register 2 */
779#define DCRN_DMACR3 0x0D8 /* DMA Channel Control Register 3 */
780#define DCRN_DMACT0 0x0C1 /* DMA Count Register 0 */
781#define DCRN_DMACT1 0x0C9 /* DMA Count Register 1 */
782#define DCRN_DMACT2 0x0D1 /* DMA Count Register 2 */
783#define DCRN_DMACT3 0x0D9 /* DMA Count Register 3 */
784#define DCRN_DMADA0 0x0C2 /* DMA Destination Address Register 0 */
785#define DCRN_DMADA1 0x0CA /* DMA Destination Address Register 1 */
786#define DCRN_DMADA2 0x0D2 /* DMA Destination Address Register 2 */
787#define DCRN_DMADA3 0x0DA /* DMA Destination Address Register 3 */
788#define DCRN_DMASA0 0x0C3 /* DMA Source Address Register 0 */
789#define DCRN_DMASA1 0x0CB /* DMA Source Address Register 1 */
790#define DCRN_DMASA2 0x0D3 /* DMA Source Address Register 2 */
791#define DCRN_DMASA3 0x0DB /* DMA Source Address Register 3 */
792#define DCRN_DMASR 0x0E0 /* DMA Status Register */
793#define DCRN_EXIER 0x042 /* External Interrupt Enable Register */
wdenk56ed43e2004-02-22 23:46:08 +0000794#define EXIER_CIE 0x80000000 /* Critical Interrupt Enable */
795#define EXIER_SRIE 0x08000000 /* Serial Port Rx Int. Enable */
796#define EXIER_STIE 0x04000000 /* Serial Port Tx Int. Enable */
797#define EXIER_JRIE 0x02000000 /* JTAG Serial Port Rx Int. Enable */
798#define EXIER_JTIE 0x01000000 /* JTAG Serial Port Tx Int. Enable */
799#define EXIER_D0IE 0x00800000 /* DMA Channel 0 Interrupt Enable */
800#define EXIER_D1IE 0x00400000 /* DMA Channel 1 Interrupt Enable */
801#define EXIER_D2IE 0x00200000 /* DMA Channel 2 Interrupt Enable */
802#define EXIER_D3IE 0x00100000 /* DMA Channel 3 Interrupt Enable */
803#define EXIER_E0IE 0x00000010 /* External Interrupt 0 Enable */
804#define EXIER_E1IE 0x00000008 /* External Interrupt 1 Enable */
805#define EXIER_E2IE 0x00000004 /* External Interrupt 2 Enable */
806#define EXIER_E3IE 0x00000002 /* External Interrupt 3 Enable */
807#define EXIER_E4IE 0x00000001 /* External Interrupt 4 Enable */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700808#define DCRN_EXISR 0x040 /* External Interrupt Status Register */
809#define DCRN_IOCR 0x0A0 /* Input/Output Configuration Register */
wdenk56ed43e2004-02-22 23:46:08 +0000810#define IOCR_E0TE 0x80000000
811#define IOCR_E0LP 0x40000000
812#define IOCR_E1TE 0x20000000
813#define IOCR_E1LP 0x10000000
814#define IOCR_E2TE 0x08000000
815#define IOCR_E2LP 0x04000000
816#define IOCR_E3TE 0x02000000
817#define IOCR_E3LP 0x01000000
818#define IOCR_E4TE 0x00800000
819#define IOCR_E4LP 0x00400000
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200820#define IOCR_EDT 0x00080000
821#define IOCR_SOR 0x00040000
wdenk56ed43e2004-02-22 23:46:08 +0000822#define IOCR_EDO 0x00008000
823#define IOCR_2XC 0x00004000
824#define IOCR_ATC 0x00002000
825#define IOCR_SPD 0x00001000
826#define IOCR_BEM 0x00000800
827#define IOCR_PTD 0x00000400
828#define IOCR_ARE 0x00000080
829#define IOCR_DRC 0x00000020
830#define IOCR_RDM(x) (((x) & 0x3) << 3)
831#define IOCR_TCS 0x00000004
832#define IOCR_SCS 0x00000002
833#define IOCR_SPC 0x00000001
wdenk935ecca2002-08-06 20:46:37 +0000834
wdenk2d644822004-06-09 17:45:32 +0000835/* System-On-Chip Version Register */
836
837/* System-On-Chip Version Register (SVR) field extraction */
838
839#define SVR_VER(svr) (((svr) >> 16) & 0xFFFF) /* Version field */
Chunhe Lan92546402013-08-16 15:10:37 +0800840#define SVR_REV(svr) (((svr) >> 0) & 0xFF) /* Revision field */
wdenk2d644822004-06-09 17:45:32 +0000841
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700842#define SVR_CID(svr) (((svr) >> 28) & 0x0F) /* Company or manufacturer ID */
843#define SVR_SOCOP(svr) (((svr) >> 22) & 0x3F) /* SOC integration options */
844#define SVR_SID(svr) (((svr) >> 16) & 0x3F) /* SOC ID */
845#define SVR_PROC(svr) (((svr) >> 12) & 0x0F) /* Process revision field */
846#define SVR_MFG(svr) (((svr) >> 8) & 0x0F) /* Manufacturing revision */
847#define SVR_MJREV(svr) (((svr) >> 4) & 0x0F) /* Major SOC design revision indicator */
848#define SVR_MNREV(svr) (((svr) >> 0) & 0x0F) /* Minor SOC design revision indicator */
wdenk935ecca2002-08-06 20:46:37 +0000849
850/* Processor Version Register */
851
852/* Processor Version Register (PVR) field extraction */
853
wdenk56ed43e2004-02-22 23:46:08 +0000854#define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
855#define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
wdenk935ecca2002-08-06 20:46:37 +0000856
857/*
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200858 * AMCC has further subdivided the standard PowerPC 16-bit version and
wdenk935ecca2002-08-06 20:46:37 +0000859 * revision subfields of the PVR for the PowerPC 403s into the following:
860 */
861
wdenk56ed43e2004-02-22 23:46:08 +0000862#define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
863#define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
864#define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
865#define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
866#define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
867#define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
wdenk935ecca2002-08-06 20:46:37 +0000868
Peter Tyser698f3a12009-02-06 14:30:40 -0600869/* e600 core PVR fields */
870
871#define PVR_E600_VER(pvr) (((pvr) >> 15) & 0xFFFF) /* Version/type */
872#define PVR_E600_TECH(pvr) (((pvr) >> 12) & 0xF) /* Technology */
873#define PVR_E600_MAJ(pvr) (((pvr) >> 8) & 0xF) /* Major revision */
874#define PVR_E600_MIN(pvr) (((pvr) >> 0) & 0xFF) /* Minor revision */
875
wdenk935ecca2002-08-06 20:46:37 +0000876/* Processor Version Numbers */
877
wdenk56ed43e2004-02-22 23:46:08 +0000878#define PVR_403GA 0x00200000
879#define PVR_403GB 0x00200100
880#define PVR_403GC 0x00200200
881#define PVR_403GCX 0x00201400
882#define PVR_405GP 0x40110000
883#define PVR_405GP_RB 0x40110040
884#define PVR_405GP_RC 0x40110082
885#define PVR_405GP_RD 0x401100C4
886#define PVR_405GP_RE 0x40110145 /* same as pc405cr rev c */
wdenk56ed43e2004-02-22 23:46:08 +0000887#define PVR_405EP_RA 0x51210950
888#define PVR_405GPR_RB 0x50910951
Stefan Roese17ffbc82007-03-21 13:38:59 +0100889#define PVR_405EZ_RA 0x41511460
Stefan Roesefbf24302008-05-13 20:22:01 +0200890#define PVR_405EXR2_RA 0x12911471 /* 405EXr rev A/B without Security */
891#define PVR_405EX1_RA 0x12911477 /* 405EX rev A/B with Security */
Stefan Roesefbf24302008-05-13 20:22:01 +0200892#define PVR_405EXR1_RC 0x1291147B /* 405EXr rev C with Security */
893#define PVR_405EXR2_RC 0x12911479 /* 405EXr rev C without Security */
894#define PVR_405EX1_RC 0x1291147F /* 405EX rev C with Security */
895#define PVR_405EX2_RC 0x1291147D /* 405EX rev C without Security */
Stefan Roesef1a80e42009-10-06 07:21:08 +0200896#define PVR_405EXR1_RD 0x12911472 /* 405EXr rev D with Security */
897#define PVR_405EXR2_RD 0x12911470 /* 405EXr rev D without Security */
898#define PVR_405EX1_RD 0x12911475 /* 405EX rev D with Security */
899#define PVR_405EX2_RD 0x12911473 /* 405EX rev D without Security */
wdenk56ed43e2004-02-22 23:46:08 +0000900#define PVR_440GP_RB 0x40120440
901#define PVR_440GP_RC 0x40120481
Stefan Roese326c9712005-08-01 16:41:48 +0200902#define PVR_440EP_RA 0x42221850
Stefan Roese95258d52005-10-04 15:00:30 +0200903#define PVR_440EP_RB 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
Stefan Roese31ce7de2006-05-10 14:10:41 +0200904#define PVR_440EP_RC 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
Stefan Roese95258d52005-10-04 15:00:30 +0200905#define PVR_440GR_RA 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
Stefan Roese31ce7de2006-05-10 14:10:41 +0200906#define PVR_440GR_RB 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700907#define PVR_440EPX1_RA 0x216218D0 /* 440EPX rev A with Security / Kasumi */
908#define PVR_440EPX2_RA 0x216218D4 /* 440EPX rev A without Security / Kasumi */
909#define PVR_440GRX1_RA 0x216218D0 /* 440GRX rev A with Security / Kasumi */
910#define PVR_440GRX2_RA 0x216218D4 /* 440GRX rev A without Security / Kasumi */
wdenk56ed43e2004-02-22 23:46:08 +0000911#define PVR_440GX_RA 0x51B21850
912#define PVR_440GX_RB 0x51B21851
stroesec0125272005-04-07 05:33:41 +0000913#define PVR_440GX_RC 0x51B21892
Stefan Roese08fb4042005-11-01 10:08:03 +0100914#define PVR_440GX_RF 0x51B21894
wdenk56ed43e2004-02-22 23:46:08 +0000915#define PVR_405EP_RB 0x51210950
Stefan Roesef4b01bf2007-01-13 08:01:03 +0100916#define PVR_440SP_6_RAB 0x53221850 /* 440SP rev A&B with RAID 6 support enabled */
917#define PVR_440SP_RAB 0x53321850 /* 440SP rev A&B without RAID 6 support */
918#define PVR_440SP_6_RC 0x53221891 /* 440SP rev C with RAID 6 support enabled */
919#define PVR_440SP_RC 0x53321891 /* 440SP rev C without RAID 6 support */
920#define PVR_440SPe_6_RA 0x53421890 /* 440SPe rev A with RAID 6 support enabled */
921#define PVR_440SPe_RA 0x53521890 /* 440SPe rev A without RAID 6 support */
922#define PVR_440SPe_6_RB 0x53421891 /* 440SPe rev B with RAID 6 support enabled */
923#define PVR_440SPe_RB 0x53521891 /* 440SPe rev B without RAID 6 support */
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700924#define PVR_460EX_SE_RA 0x130218A2 /* 460EX rev A with Security Engine */
Stefan Roese50c05332008-03-11 15:07:10 +0100925#define PVR_460EX_RA 0x130218A3 /* 460EX rev A without Security Engine */
Stefan Roese048f5a62009-07-29 08:45:27 +0200926#define PVR_460EX_RB 0x130218A4 /* 460EX rev B with and without Sec Eng*/
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700927#define PVR_460GT_SE_RA 0x130218A0 /* 460GT rev A with Security Engine */
Stefan Roese50c05332008-03-11 15:07:10 +0100928#define PVR_460GT_RA 0x130218A1 /* 460GT rev A without Security Engine */
Stefan Roese048f5a62009-07-29 08:45:27 +0200929#define PVR_460GT_RB 0x130218A5 /* 460GT rev B with and without Sec Eng*/
Feng Kan33384d12008-07-08 22:48:07 -0700930#define PVR_460SX_RA 0x13541800 /* 460SX rev A */
931#define PVR_460SX_RA_V1 0x13541801 /* 460SX rev A Variant 1 Security disabled */
932#define PVR_460GX_RA 0x13541802 /* 460GX rev A */
933#define PVR_460GX_RA_V1 0x13541803 /* 460GX rev A Variant 1 Security disabled */
Tirumala Marri95ac4282010-09-28 14:15:14 -0700934#define PVR_APM821XX_RA 0x12C41C80 /* APM821XX rev A */
wdenk56ed43e2004-02-22 23:46:08 +0000935#define PVR_601 0x00010000
936#define PVR_602 0x00050000
937#define PVR_603 0x00030000
938#define PVR_603e 0x00060000
939#define PVR_603ev 0x00070000
940#define PVR_603r 0x00071000
941#define PVR_604 0x00040000
942#define PVR_604e 0x00090000
943#define PVR_604r 0x000A0000
944#define PVR_620 0x00140000
945#define PVR_740 0x00080000
946#define PVR_750 PVR_740
947#define PVR_740P 0x10080000
948#define PVR_750P PVR_740P
Wolfgang Denk35f734f2008-04-13 09:59:26 -0700949#define PVR_7400 0x000C0000
950#define PVR_7410 0x800C0000
951#define PVR_7450 0x80000000
wdenk13eb2212004-07-09 23:27:13 +0000952
953#define PVR_85xx 0x80200000
954#define PVR_85xx_REV1 (PVR_85xx | 0x0010)
955#define PVR_85xx_REV2 (PVR_85xx | 0x0020)
Kumar Galae222ed32011-07-25 09:28:39 -0500956#define PVR_VER_E500_V1 0x8020
957#define PVR_VER_E500_V2 0x8021
958#define PVR_VER_E500MC 0x8023
959#define PVR_VER_E5500 0x8024
Kumar Galac1abf4a2012-08-17 08:20:23 +0000960#define PVR_VER_E6500 0x8040
wdenk13eb2212004-07-09 23:27:13 +0000961
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500962#define PVR_86xx 0x80040000
wdenk9c53f402003-10-15 23:53:47 +0000963
Ricardo Ribalda Delgado95c50202008-07-17 11:44:12 +0200964#define PVR_VIRTEX5 0x7ff21912
965
wdenk935ecca2002-08-06 20:46:37 +0000966/*
967 * For the 8xx processors, all of them report the same PVR family for
968 * the PowerPC core. The various versions of these processors must be
969 * differentiated by the version number in the Communication Processor
970 * Module (CPM).
971 */
Christophe Leroy0a121f72018-03-16 17:20:35 +0100972#define PVR_8xx 0x00500000
973
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200974#define PVR_7400 0x000C0000
wdenk935ecca2002-08-06 20:46:37 +0000975
wdenkdccbda02003-07-14 22:13:32 +0000976/*
Grzegorz Wianeckie97c0b42007-04-29 14:01:54 +0200977 * MPC 52xx
978 */
979#define PVR_5200 0x80822011
980#define PVR_5200B 0x80822014
981
wdenk13eb2212004-07-09 23:27:13 +0000982/*
Steven A. Falco327ac782011-05-05 10:08:35 -0400983 * 405EX/EXr CHIP_21 Errata
984 */
985#ifdef CONFIG_SYS_4xx_CHIP_21_405EX_SECURITY
986#define CONFIG_SYS_4xx_CHIP_21_ERRATA
987#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EX1_RC
988#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EX1_RD
989#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x0
990#endif
991
992#ifdef CONFIG_SYS_4xx_CHIP_21_405EX_NO_SECURITY
993#define CONFIG_SYS_4xx_CHIP_21_ERRATA
994#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EX2_RC
995#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EX2_RD
996#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x1
997#endif
998
999#ifdef CONFIG_SYS_4xx_CHIP_21_405EXr_SECURITY
1000#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1001#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EXR1_RC
1002#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EXR1_RD
1003#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x2
1004#endif
1005
1006#ifdef CONFIG_SYS_4xx_CHIP_21_405EXr_NO_SECURITY
1007#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1008#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EXR2_RC
1009#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EXR2_RD
1010#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x3
1011#endif
1012
1013/*
wdenk13eb2212004-07-09 23:27:13 +00001014 * System Version Register
1015 */
1016
1017/* System Version Register (SVR) field extraction */
1018
Jon Loeligerf57e8292006-09-14 08:40:36 -05001019#define SVR_SUBVER(svr) (((svr) >> 8) & 0xFF) /* Process/MFG sub-version */
1020
wdenk13eb2212004-07-09 23:27:13 +00001021#define SVR_FAM(svr) (((svr) >> 20) & 0xFFF) /* Family field */
1022#define SVR_MEM(svr) (((svr) >> 16) & 0xF) /* Member field */
1023
York Sun5557d6b2016-11-16 11:06:47 -08001024#ifdef CONFIG_ARCH_MPC8536
Kumar Gala362ba292011-08-24 09:14:16 -05001025#define SVR_MAJ(svr) (((svr) >> 4) & 0x7) /* Major revision field*/
1026#else
wdenk13eb2212004-07-09 23:27:13 +00001027#define SVR_MAJ(svr) (((svr) >> 4) & 0xF) /* Major revision field*/
Kumar Gala362ba292011-08-24 09:14:16 -05001028#endif
wdenk13eb2212004-07-09 23:27:13 +00001029#define SVR_MIN(svr) (((svr) >> 0) & 0xF) /* Minor revision field*/
1030
Andy Flemingf5740972008-02-06 01:19:40 -06001031/* Some parts define SVR[0:23] as the SOC version */
York Sun8cb65482012-07-06 17:10:33 -05001032#define SVR_SOC_VER(svr) (((svr) >> 8) & 0xFFF7FF) /* SOC w/o E bit*/
Andy Flemingf5740972008-02-06 01:19:40 -06001033
Kim Phillips868e3462008-06-16 15:55:53 -05001034/* whether MPC8xxxE (i.e. has SEC) */
1035#if defined(CONFIG_MPC85xx)
1036#define IS_E_PROCESSOR(svr) (svr & 0x80000)
1037#else
Peter Tyser62e73982009-05-22 17:23:24 -05001038#if defined(CONFIG_MPC83xx)
Kim Phillips868e3462008-06-16 15:55:53 -05001039#define IS_E_PROCESSOR(spridr) (!(spridr & 0x00010000))
1040#endif
1041#endif
1042
Kumar Gala3dc3ccd2009-11-17 22:44:52 -06001043#define IS_SVR_REV(svr, maj, min) \
1044 ((SVR_MAJ(svr) == maj) && (SVR_MIN(svr) == min))
1045
wdenk13eb2212004-07-09 23:27:13 +00001046/*
Andy Flemingf5740972008-02-06 01:19:40 -06001047 * SVR_SOC_VER() Version Values
wdenk13eb2212004-07-09 23:27:13 +00001048 */
1049
Andy Flemingf5740972008-02-06 01:19:40 -06001050#define SVR_8533 0x803400
Kumar Galaa9177482009-05-20 01:11:33 -05001051#define SVR_8535 0x803701
Kumar Galacd777282008-08-12 11:14:19 -05001052#define SVR_8536 0x803700
Andy Flemingf5740972008-02-06 01:19:40 -06001053#define SVR_8540 0x803000
1054#define SVR_8541 0x807200
Andy Flemingf5740972008-02-06 01:19:40 -06001055#define SVR_8543 0x803200
Andy Flemingf5740972008-02-06 01:19:40 -06001056#define SVR_8544 0x803401
Andy Flemingf5740972008-02-06 01:19:40 -06001057#define SVR_8545 0x803102
York Sun8cb65482012-07-06 17:10:33 -05001058#define SVR_8547 0x803101
Andy Flemingf5740972008-02-06 01:19:40 -06001059#define SVR_8548 0x803100
Andy Flemingf5740972008-02-06 01:19:40 -06001060#define SVR_8555 0x807100
Andy Flemingf5740972008-02-06 01:19:40 -06001061#define SVR_8560 0x807000
Piergiorgio Beruto2ff0a842011-01-04 14:32:15 +01001062#define SVR_8567 0x807501
Andy Flemingf5740972008-02-06 01:19:40 -06001063#define SVR_8568 0x807500
Haiying Wangc9849132009-03-27 17:02:44 -04001064#define SVR_8569 0x808000
Andy Flemingf5740972008-02-06 01:19:40 -06001065#define SVR_8572 0x80E000
Poonam Aggrwal2ba3ee02011-01-13 21:39:27 +05301066#define SVR_P1010 0x80F100
Poonam Aggrwal13e21b12009-08-20 18:57:45 +05301067#define SVR_P1011 0x80E500
Kumar Gala16a276e2010-03-30 23:06:53 -05001068#define SVR_P1012 0x80E501
Kumar Gala16a276e2010-03-30 23:06:53 -05001069#define SVR_P1013 0x80E700
Poonam Aggrwalb07a7de2011-01-13 21:40:05 +05301070#define SVR_P1014 0x80F101
Roy Zang1de20b02011-02-03 22:14:19 -06001071#define SVR_P1017 0x80F700
Poonam Aggrwaldfe86a72009-07-31 12:08:27 +05301072#define SVR_P1020 0x80E400
Kumar Gala16a276e2010-03-30 23:06:53 -05001073#define SVR_P1021 0x80E401
Kumar Gala16a276e2010-03-30 23:06:53 -05001074#define SVR_P1022 0x80E600
Roy Zang1de20b02011-02-03 22:14:19 -06001075#define SVR_P1023 0x80F600
Kumar Galae4e69252011-02-05 13:45:07 -06001076#define SVR_P1024 0x80E402
Kumar Galae4e69252011-02-05 13:45:07 -06001077#define SVR_P1025 0x80E403
Poonam Aggrwal13e21b12009-08-20 18:57:45 +05301078#define SVR_P2010 0x80E300
Poonam Aggrwal13e21b12009-08-20 18:57:45 +05301079#define SVR_P2020 0x80E200
Kumar Galabd29be82010-06-01 10:29:11 -05001080#define SVR_P2040 0x821000
Kumar Gala619541b2011-05-13 01:16:07 -05001081#define SVR_P2041 0x821001
Kumar Galaf2134b82010-01-27 10:26:46 -06001082#define SVR_P3041 0x821103
Kumar Galabb5409c2009-03-19 02:39:17 -05001083#define SVR_P4040 0x820100
Kumar Galabb5409c2009-03-19 02:39:17 -05001084#define SVR_P4080 0x820000
Kumar Gala7ee3d942009-10-21 13:32:58 -05001085#define SVR_P5010 0x822100
Kumar Gala7ee3d942009-10-21 13:32:58 -05001086#define SVR_P5020 0x822000
Timur Tabid5e13882012-10-05 11:09:19 +00001087#define SVR_P5021 0X820500
1088#define SVR_P5040 0x820400
York Sun9941a222012-10-08 07:44:19 +00001089#define SVR_T4240 0x824000
1090#define SVR_T4120 0x824001
York Sunfb5137a2013-03-25 07:33:29 +00001091#define SVR_T4160 0x824100
Shengzhou Liu26ed2d02014-04-25 16:31:22 +08001092#define SVR_T4080 0x824102
Mingkai Hu1a258072013-07-04 17:30:36 +08001093#define SVR_C291 0x850000
1094#define SVR_C292 0x850020
1095#define SVR_C293 0x850030
York Sunbcf7b3d2012-10-08 07:44:20 +00001096#define SVR_B4860 0X868000
1097#define SVR_G4860 0x868001
Shaveta Leekha00e6ea32014-05-07 14:43:23 +05301098#define SVR_B4460 0x868003
York Sunbcf7b3d2012-10-08 07:44:20 +00001099#define SVR_B4440 0x868100
1100#define SVR_G4440 0x868101
1101#define SVR_B4420 0x868102
1102#define SVR_B4220 0x868103
York Sun46571362013-03-25 07:40:06 +00001103#define SVR_T1040 0x852000
1104#define SVR_T1041 0x852001
1105#define SVR_T1042 0x852002
1106#define SVR_T1020 0x852100
1107#define SVR_T1021 0x852101
1108#define SVR_T1022 0x852102
Shengzhou Liue6fb7702014-11-24 17:11:54 +08001109#define SVR_T1024 0x854000
1110#define SVR_T1023 0x854100
1111#define SVR_T1014 0x854400
1112#define SVR_T1013 0x854500
Shengzhou Liuf305cd22013-11-22 17:39:10 +08001113#define SVR_T2080 0x853000
1114#define SVR_T2081 0x853100
Andy Flemingf5740972008-02-06 01:19:40 -06001115
1116#define SVR_8610 0x80A000
1117#define SVR_8641 0x809000
1118#define SVR_8641D 0x809001
1119
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00001120#define SVR_9130 0x860001
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00001121#define SVR_9131 0x860000
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +00001122#define SVR_9132 0x861000
1123#define SVR_9232 0x861400
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00001124
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +05301125#define SVR_Unknown 0xFFFFFF
1126
wdenk935ecca2002-08-06 20:46:37 +00001127#define _GLOBAL(n)\
1128 .globl n;\
1129n:
1130
1131/* Macros for setting and retrieving special purpose registers */
1132
1133#define stringify(s) tostring(s)
1134#define tostring(s) #s
1135
1136#define mfdcr(rn) ({unsigned int rval; \
1137 asm volatile("mfdcr %0," stringify(rn) \
1138 : "=r" (rval)); rval;})
1139#define mtdcr(rn, v) asm volatile("mtdcr " stringify(rn) ",%0" : : "r" (v))
1140
1141#define mfmsr() ({unsigned int rval; \
1142 asm volatile("mfmsr %0" : "=r" (rval)); rval;})
1143#define mtmsr(v) asm volatile("mtmsr %0" : : "r" (v))
1144
1145#define mfspr(rn) ({unsigned int rval; \
1146 asm volatile("mfspr %0," stringify(rn) \
1147 : "=r" (rval)); rval;})
1148#define mtspr(rn, v) asm volatile("mtspr " stringify(rn) ",%0" : : "r" (v))
1149
1150#define tlbie(v) asm volatile("tlbie %0 \n sync" : : "r" (v))
1151
1152/* Segment Registers */
1153
1154#define SR0 0
1155#define SR1 1
1156#define SR2 2
1157#define SR3 3
1158#define SR4 4
1159#define SR5 5
1160#define SR6 6
1161#define SR7 7
1162#define SR8 8
1163#define SR9 9
1164#define SR10 10
1165#define SR11 11
1166#define SR12 12
1167#define SR13 13
1168#define SR14 14
1169#define SR15 15
1170
1171#ifndef __ASSEMBLY__
Kumar Gala8ddf00c2008-06-10 16:53:46 -05001172
1173struct cpu_type {
1174 char name[15];
1175 u32 soc_ver;
Poonam Aggrwal4baef822009-07-31 12:08:14 +05301176 u32 num_cores;
Timur Tabi47289422011-08-05 16:15:24 -05001177 u32 mask; /* which cpu(s) actually exist */
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +05301178#ifdef CONFIG_HETROGENOUS_CLUSTERS
1179 u32 dsp_num_cores;
1180 u32 dsp_mask; /* which DSP cpu(s) actually exist */
1181#endif
Kumar Gala8ddf00c2008-06-10 16:53:46 -05001182};
1183
Anatolij Gustschina9e18282008-06-12 12:40:11 +02001184struct cpu_type *identify_cpu(u32 ver);
York Sun7b2947f2012-08-17 08:20:22 +00001185int fixup_cpu(void);
Kumar Gala8ddf00c2008-06-10 16:53:46 -05001186
York Sunaa150bb2013-03-25 07:40:07 +00001187int fsl_qoriq_core_to_cluster(unsigned int core);
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +05301188int fsl_qoriq_dsp_core_to_cluster(unsigned int core);
York Sunaa150bb2013-03-25 07:40:07 +00001189
Kumar Gala1e2e9fa2009-06-18 08:23:01 -05001190#if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +05301191#define CPU_TYPE_ENTRY(n, v, nc) \
Timur Tabi47289422011-08-05 16:15:24 -05001192 { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc), \
1193 .mask = (1 << (nc)) - 1 }
1194#define CPU_TYPE_ENTRY_MASK(n, v, nc, m) \
1195 { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc), .mask = (m) }
Kim Phillipsaa9f6dc2008-06-17 17:45:27 -05001196#else
Peter Tyser62e73982009-05-22 17:23:24 -05001197#if defined(CONFIG_MPC83xx)
Kim Phillipsaa9f6dc2008-06-17 17:45:27 -05001198#define CPU_TYPE_ENTRY(x) {#x, SPR_##x}
1199#endif
1200#endif
1201
wdenk935ecca2002-08-06 20:46:37 +00001202struct task_struct;
wdenk935ecca2002-08-06 20:46:37 +00001203
Mario Six28fbefa2018-08-06 10:23:45 +02001204#ifndef CONFIG_CPU_MPC83XX
Simon Glass156283f2017-03-28 10:27:27 -06001205int prt_83xx_rsr(void);
Mario Six28fbefa2018-08-06 10:23:45 +02001206#endif
Simon Glass156283f2017-03-28 10:27:27 -06001207
wdenk935ecca2002-08-06 20:46:37 +00001208#endif /* ndef ASSEMBLY*/
1209
Heiko Schocher20280122017-06-27 16:49:14 +02001210#if defined(CONFIG_MPC85xx)
Stefan Roese79dc5442012-08-23 09:25:37 +02001211 #define EPAPR_MAGIC (0x45504150)
1212#else
1213 #define EPAPR_MAGIC (0x65504150)
1214#endif
1215
wdenk935ecca2002-08-06 20:46:37 +00001216#endif /* __ASM_PPC_PROCESSOR_H */