blob: 28d5c456832be0ecbe547efb70b7ee77c243fa12 [file] [log] [blame]
wdenkbb1b8262003-03-27 12:09:35 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkbb1b8262003-03-27 12:09:35 +00006 */
7
8#include <common.h>
9#include <command.h>
Shinya Kuribayashi93971f62008-10-19 12:08:50 +090010#include <netdev.h>
wdenk9b7f3842003-10-09 20:09:04 +000011#include <asm/mipsregs.h>
Shinya Kuribayashid784e4e2008-03-25 21:30:06 +090012#include <asm/cacheops.h>
Shinya Kuribayashi56be1dd2008-03-25 21:30:07 +090013#include <asm/reboot.h>
Shinya Kuribayashid784e4e2008-03-25 21:30:06 +090014
15#define cache_op(op,addr) \
16 __asm__ __volatile__( \
17 " .set push \n" \
18 " .set noreorder \n" \
19 " .set mips3\n\t \n" \
20 " cache %0, %1 \n" \
21 " .set pop \n" \
22 : \
23 : "i" (op), "R" (*(unsigned char *)(addr)))
wdenkbb1b8262003-03-27 12:09:35 +000024
Shinya Kuribayashi56be1dd2008-03-25 21:30:07 +090025void __attribute__((weak)) _machine_restart(void)
26{
27}
28
Wolfgang Denk6262d0212010-06-28 22:00:46 +020029int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
wdenkbb1b8262003-03-27 12:09:35 +000030{
Shinya Kuribayashi56be1dd2008-03-25 21:30:07 +090031 _machine_restart();
wdenkb02744a2003-04-05 00:53:31 +000032
wdenkbb1b8262003-03-27 12:09:35 +000033 fprintf(stderr, "*** reset failed ***\n");
34 return 0;
35}
36
Shinya Kuribayashic7faac52007-10-27 15:27:06 +090037void flush_cache(ulong start_addr, ulong size)
wdenkbb1b8262003-03-27 12:09:35 +000038{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039 unsigned long lsize = CONFIG_SYS_CACHELINE_SIZE;
Shinya Kuribayashid784e4e2008-03-25 21:30:06 +090040 unsigned long addr = start_addr & ~(lsize - 1);
41 unsigned long aend = (start_addr + size - 1) & ~(lsize - 1);
42
Yao Chengacf51172011-08-10 15:11:16 +080043 /* aend will be miscalculated when size is zero, so we return here */
44 if (size == 0)
45 return;
46
Shinya Kuribayashid784e4e2008-03-25 21:30:06 +090047 while (1) {
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020048 cache_op(HIT_WRITEBACK_INV_D, addr);
49 cache_op(HIT_INVALIDATE_I, addr);
Shinya Kuribayashid784e4e2008-03-25 21:30:06 +090050 if (addr == aend)
51 break;
52 addr += lsize;
53 }
wdenkbb1b8262003-03-27 12:09:35 +000054}
wdenk9b7f3842003-10-09 20:09:04 +000055
Stefan Roese9bf63bf2009-01-21 17:20:20 +010056void flush_dcache_range(ulong start_addr, ulong stop)
57{
58 unsigned long lsize = CONFIG_SYS_CACHELINE_SIZE;
59 unsigned long addr = start_addr & ~(lsize - 1);
60 unsigned long aend = (stop - 1) & ~(lsize - 1);
61
62 while (1) {
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020063 cache_op(HIT_WRITEBACK_INV_D, addr);
Stefan Roese9bf63bf2009-01-21 17:20:20 +010064 if (addr == aend)
65 break;
66 addr += lsize;
67 }
68}
69
70void invalidate_dcache_range(ulong start_addr, ulong stop)
71{
72 unsigned long lsize = CONFIG_SYS_CACHELINE_SIZE;
73 unsigned long addr = start_addr & ~(lsize - 1);
74 unsigned long aend = (stop - 1) & ~(lsize - 1);
75
76 while (1) {
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020077 cache_op(HIT_INVALIDATE_D, addr);
Stefan Roese9bf63bf2009-01-21 17:20:20 +010078 if (addr == aend)
79 break;
80 addr += lsize;
81 }
82}
83
Shinya Kuribayashic7faac52007-10-27 15:27:06 +090084void write_one_tlb(int index, u32 pagemask, u32 hi, u32 low0, u32 low1)
85{
Shinya Kuribayashi0fdd27e2008-05-30 00:53:38 +090086 write_c0_entrylo0(low0);
87 write_c0_pagemask(pagemask);
88 write_c0_entrylo1(low1);
89 write_c0_entryhi(hi);
90 write_c0_index(index);
wdenk9b7f3842003-10-09 20:09:04 +000091 tlb_write_indexed();
92}
Shinya Kuribayashi93971f62008-10-19 12:08:50 +090093
94int cpu_eth_init(bd_t *bis)
95{
96#ifdef CONFIG_SOC_AU1X00
97 au1x00_enet_initialize(bis);
98#endif
99 return 0;
100}