blob: f0f4ed154a5a4d5a81421bd1822d93d14e6c3335 [file] [log] [blame]
Jean-Christophe PLAGNIOL-VILLARDd5ee38e2009-03-27 23:26:42 +01001/*
2 * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_wdt.h]
3 *
4 * Copyright (C) 2008 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
5 * Copyright (C) 2007 Andrew Victor
6 * Copyright (C) 2007 Atmel Corporation.
7 *
8 * Watchdog Timer (WDT) - System peripherals regsters.
9 * Based on AT91SAM9261 datasheet revision D.
10 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020011 * SPDX-License-Identifier: GPL-2.0+
Jean-Christophe PLAGNIOL-VILLARDd5ee38e2009-03-27 23:26:42 +010012 */
13
14#ifndef AT91_WDT_H
15#define AT91_WDT_H
16
Jens Scharsig698ad062010-02-03 22:46:01 +010017#ifdef __ASSEMBLY__
18
Eric Benard8e518ec2011-06-06 22:48:26 +000019#define AT91_ASM_WDT_MR (ATMEL_BASE_WDT + 0x04)
Jens Scharsig698ad062010-02-03 22:46:01 +010020
21#else
22
23typedef struct at91_wdt {
24 u32 cr;
25 u32 mr;
26 u32 sr;
27} at91_wdt_t;
28
29#endif
30
31#define AT91_WDT_CR_WDRSTT 1
32#define AT91_WDT_CR_KEY 0xa5000000 /* KEY Password */
33
34#define AT91_WDT_MR_WDV(x) (x & 0xfff)
35#define AT91_WDT_MR_WDFIEN 0x00001000
36#define AT91_WDT_MR_WDRSTEN 0x00002000
37#define AT91_WDT_MR_WDRPROC 0x00004000
38#define AT91_WDT_MR_WDDIS 0x00008000
39#define AT91_WDT_MR_WDD(x) ((x & 0xfff) << 16)
40#define AT91_WDT_MR_WDDBGHLT 0x10000000
41#define AT91_WDT_MR_WDIDLEHLT 0x20000000
42
43#ifdef CONFIG_AT91_LEGACY
44
Jean-Christophe PLAGNIOL-VILLARDd5ee38e2009-03-27 23:26:42 +010045#define AT91_WDT_CR (AT91_WDT + 0x00) /* Watchdog Control Register */
46#define AT91_WDT_WDRSTT (1 << 0) /* Restart */
47#define AT91_WDT_KEY (0xa5 << 24) /* KEY Password */
48
49#define AT91_WDT_MR (AT91_WDT + 0x04) /* Watchdog Mode Register */
50#define AT91_WDT_WDV (0xfff << 0) /* Counter Value */
51#define AT91_WDT_WDFIEN (1 << 12) /* Fault Interrupt Enable */
52#define AT91_WDT_WDRSTEN (1 << 13) /* Reset Processor */
53#define AT91_WDT_WDRPROC (1 << 14) /* Timer Restart */
54#define AT91_WDT_WDDIS (1 << 15) /* Watchdog Disable */
55#define AT91_WDT_WDD (0xfff << 16) /* Delta Value */
56#define AT91_WDT_WDDBGHLT (1 << 28) /* Debug Halt */
57#define AT91_WDT_WDIDLEHLT (1 << 29) /* Idle Halt */
58
59#define AT91_WDT_SR (AT91_WDT + 0x08) /* Watchdog Status Register */
60#define AT91_WDT_WDUNF (1 << 0) /* Watchdog Underflow */
61#define AT91_WDT_WDERR (1 << 1) /* Watchdog Error */
62
Jens Scharsig698ad062010-02-03 22:46:01 +010063#endif /* CONFIG_AT91_LEGACY */
Jean-Christophe PLAGNIOL-VILLARDd5ee38e2009-03-27 23:26:42 +010064#endif