blob: eb8d4253181c12a6136ce9ac8bec21a069c49f38 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Alex Zuepke <azu@sysgo.de>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkf70cbb22004-02-23 20:48:38 +000020 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkc6097192002-11-03 00:24:07 +000021 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <clps7111.h>
wdenkc6097192002-11-03 00:24:07 +000031#include <asm/proc-armv/ptrace.h>
wdenkf2140d52004-07-01 16:30:44 +000032#include <asm/hardware.h>
wdenkc6097192002-11-03 00:24:07 +000033
wdenk2ebee312004-02-23 19:30:57 +000034#ifndef CONFIG_NETARM
wdenkc6097192002-11-03 00:24:07 +000035/* we always count down the max. */
36#define TIMER_LOAD_VAL 0xffff
wdenkc6097192002-11-03 00:24:07 +000037/* macro to read the 16 bit timer */
38#define READ_TIMER (IO_TC1D & 0xffff)
Gary Jennejohn7968bb52007-01-24 12:16:56 +010039
40#ifdef CONFIG_LPC2292
41#undef READ_TIMER
42#define READ_TIMER (0xFFFFFFFF - GET32(T0TC))
43#endif
44
wdenk2ebee312004-02-23 19:30:57 +000045#else
46#define IRQEN (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_INTR_ENABLE))
wdenkf70cbb22004-02-23 20:48:38 +000047#define TM2CTRL (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_TIMER2_CONTROL))
48#define TM2STAT (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_TIMER2_STATUS))
wdenk2ebee312004-02-23 19:30:57 +000049#define TIMER_LOAD_VAL NETARM_GEN_TSTAT_CTC_MASK
50#define READ_TIMER (TM2STAT & NETARM_GEN_TSTAT_CTC_MASK)
51#endif
wdenkc6097192002-11-03 00:24:07 +000052
wdenk82db02f2004-07-11 22:19:26 +000053#ifdef CONFIG_S3C4510B
54/* require interrupts for the S3C4510B */
55# ifndef CONFIG_USE_IRQ
56# error CONFIG_USE_IRQ _must_ be defined when using CONFIG_S3C4510B
57# else
58static struct _irq_handler IRQ_HANDLER[N_IRQS];
59# endif
60#endif /* CONFIG_S3C4510B */
61
wdenkc6097192002-11-03 00:24:07 +000062#ifdef CONFIG_USE_IRQ
wdenkc6097192002-11-03 00:24:07 +000063void do_irq (struct pt_regs *pt_regs)
64{
Andreas Engel2d4b2532008-01-14 09:06:52 +000065#if defined(CONFIG_S3C4510B)
wdenk82db02f2004-07-11 22:19:26 +000066 unsigned int pending;
67
68 while ( (pending = GET_REG( REG_INTOFFSET)) != 0x54) { /* sentinal value for no pending interrutps */
69 IRQ_HANDLER[pending>>2].m_func( IRQ_HANDLER[pending>>2].m_data);
70
71 /* clear pending interrupt */
72 PUT_REG( REG_INTPEND, (1<<(pending>>2)));
73 }
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +020074#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
75 /* No do_irq() for IntegratorAP/CM720T as yet */
Gary Jennejohn7968bb52007-01-24 12:16:56 +010076#elif defined(CONFIG_LPC2292)
77
78 void (*pfnct)(void);
79
80 pfnct = (void (*)(void))VICVectAddr;
81
82 (*pfnct)();
wdenk82db02f2004-07-11 22:19:26 +000083#else
84#error do_irq() not defined for this CPU type
85#endif
86}
Andreas Engel2d4b2532008-01-14 09:06:52 +000087#endif
wdenk82db02f2004-07-11 22:19:26 +000088
89#ifdef CONFIG_S3C4510B
90static void default_isr( void *data) {
91 printf ("default_isr(): called for IRQ %d\n", (int)data);
wdenkc6097192002-11-03 00:24:07 +000092}
93
wdenk82db02f2004-07-11 22:19:26 +000094static void timer_isr( void *data) {
95 unsigned int *pTime = (unsigned int *)data;
96
97 (*pTime)++;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098 if ( !(*pTime % (CONFIG_SYS_HZ/4))) {
wdenk82db02f2004-07-11 22:19:26 +000099 /* toggle LED 0 */
100 PUT_REG( REG_IOPDATA, GET_REG(REG_IOPDATA) ^ 0x1);
101 }
102
103}
104#endif
105
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200106#if defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
107 /* Use IntegratorAP routines in board/integratorap.c */
108#else
109
Wolfgang Denk88bd7432005-10-09 00:22:48 +0200110static ulong timestamp;
111static ulong lastdec;
112
Jean-Christophe PLAGNIOL-VILLARD8c9fc002009-05-15 23:47:02 +0200113#if defined(CONFIG_USE_IRQ) && defined(CONFIG_S3C4510B)
Jean-Christophe PLAGNIOL-VILLARDda7b3db2009-05-09 13:21:18 +0200114int arch_interrupt_init (void)
wdenkc6097192002-11-03 00:24:07 +0000115{
Jean-Christophe PLAGNIOL-VILLARD8c9fc002009-05-15 23:47:02 +0200116 int i;
117
118 /* install default interrupt handlers */
119 for ( i = 0; i < N_IRQS; i++) {
120 IRQ_HANDLER[i].m_data = (void *)i;
121 IRQ_HANDLER[i].m_func = default_isr;
122 }
123
124 /* configure interrupts for IRQ mode */
125 PUT_REG( REG_INTMODE, 0x0);
126 /* clear any pending interrupts */
127 PUT_REG( REG_INTPEND, 0x1FFFFF);
128
129 lastdec = 0;
130
131 /* install interrupt handler for timer */
132 IRQ_HANDLER[INT_TIMER0].m_data = (void *)&timestamp;
133 IRQ_HANDLER[INT_TIMER0].m_func = timer_isr;
wdenkf2140d52004-07-01 16:30:44 +0000134
Jean-Christophe PLAGNIOL-VILLARD8c9fc002009-05-15 23:47:02 +0200135 return 0;
136}
137#endif
138
139int timer_init (void)
140{
wdenkf2140d52004-07-01 16:30:44 +0000141#if defined(CONFIG_NETARM)
wdenkf70cbb22004-02-23 20:48:38 +0000142 /* disable all interrupts */
wdenk2ebee312004-02-23 19:30:57 +0000143 IRQEN = 0;
144
145 /* operate timer 2 in non-prescale mode */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146 TM2CTRL = ( NETARM_GEN_TIMER_SET_HZ(CONFIG_SYS_HZ) |
wdenk2ebee312004-02-23 19:30:57 +0000147 NETARM_GEN_TCTL_ENABLE |
148 NETARM_GEN_TCTL_INIT_COUNT(TIMER_LOAD_VAL));
149
150 /* set timer 2 counter */
151 lastdec = TIMER_LOAD_VAL;
Wolfgang Denk4dc11462005-09-26 01:06:33 +0200152#elif defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
wdenkc6097192002-11-03 00:24:07 +0000153 /* disable all interrupts */
154 IO_INTMR1 = 0;
155
156 /* operate timer 1 in prescale mode */
157 IO_SYSCON1 |= SYSCON1_TC1M;
158
159 /* select 2kHz clock source for timer 1 */
160 IO_SYSCON1 &= ~SYSCON1_TC1S;
161
162 /* set timer 1 counter */
163 lastdec = IO_TC1D = TIMER_LOAD_VAL;
wdenkf2140d52004-07-01 16:30:44 +0000164#elif defined(CONFIG_S3C4510B)
wdenk82db02f2004-07-11 22:19:26 +0000165 /* configure free running timer 0 */
166 PUT_REG( REG_TMOD, 0x0);
167 /* Stop timer 0 */
168 CLR_REG( REG_TMOD, TM0_RUN);
169
170 /* Configure for interval mode */
171 CLR_REG( REG_TMOD, TM1_TOGGLE);
172
173 /*
174 * Load Timer data register with count down value.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175 * count_down_val = CONFIG_SYS_SYS_CLK_FREQ/CONFIG_SYS_HZ
wdenk82db02f2004-07-11 22:19:26 +0000176 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177 PUT_REG( REG_TDATA0, (CONFIG_SYS_SYS_CLK_FREQ / CONFIG_SYS_HZ));
wdenk82db02f2004-07-11 22:19:26 +0000178
179 /*
180 * Enable global interrupt
181 * Enable timer0 interrupt
182 */
183 CLR_REG( REG_INTMASK, ((1<<INT_GLOBAL) | (1<<INT_TIMER0)));
184
185 /* Start timer */
186 SET_REG( REG_TMOD, TM0_RUN);
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100187#elif defined(CONFIG_LPC2292)
188 PUT32(T0IR, 0); /* disable all timer0 interrupts */
189 PUT32(T0TCR, 0); /* disable timer0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190 PUT32(T0PR, CONFIG_SYS_SYS_CLK_FREQ / CONFIG_SYS_HZ);
Wolfgang Denka1be4762008-05-20 16:00:29 +0200191 PUT32(T0MCR, 0);
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100192 PUT32(T0TC, 0);
193 PUT32(T0TCR, 1); /* enable timer0 */
wdenk82db02f2004-07-11 22:19:26 +0000194
wdenkf2140d52004-07-01 16:30:44 +0000195#else
Jean-Christophe PLAGNIOL-VILLARD8c9fc002009-05-15 23:47:02 +0200196#error No timer_init() defined for this CPU type
wdenk2ebee312004-02-23 19:30:57 +0000197#endif
wdenkc6097192002-11-03 00:24:07 +0000198 timestamp = 0;
199
200 return (0);
201}
202
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200203#endif /* ! IntegratorAP */
204
wdenkc6097192002-11-03 00:24:07 +0000205/*
206 * timer without interrupts
207 */
208
wdenkf2140d52004-07-01 16:30:44 +0000209
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100210#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM) || defined(CONFIG_ARMADILLO) || defined(CONFIG_LPC2292)
wdenkf2140d52004-07-01 16:30:44 +0000211
wdenkc6097192002-11-03 00:24:07 +0000212void reset_timer (void)
213{
214 reset_timer_masked ();
215}
216
217ulong get_timer (ulong base)
218{
219 return get_timer_masked () - base;
220}
221
222void set_timer (ulong t)
223{
224 timestamp = t;
225}
226
Ingo van Lilf0f778a2009-11-24 14:09:21 +0100227void __udelay (unsigned long usec)
wdenkc6097192002-11-03 00:24:07 +0000228{
229 ulong tmo;
230
231 tmo = usec / 1000;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232 tmo *= CONFIG_SYS_HZ;
wdenkc6097192002-11-03 00:24:07 +0000233 tmo /= 1000;
234
235 tmo += get_timer (0);
236
237 while (get_timer_masked () < tmo)
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100238#ifdef CONFIG_LPC2292
239 /* GJ - not sure whether this is really needed or a misunderstanding */
240 __asm__ __volatile__(" nop");
241#else
wdenkc6097192002-11-03 00:24:07 +0000242 /*NOP*/;
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100243#endif
wdenkc6097192002-11-03 00:24:07 +0000244}
245
246void reset_timer_masked (void)
247{
248 /* reset time */
249 lastdec = READ_TIMER;
250 timestamp = 0;
251}
252
253ulong get_timer_masked (void)
254{
255 ulong now = READ_TIMER;
256
257 if (lastdec >= now) {
258 /* normal mode */
259 timestamp += lastdec - now;
260 } else {
261 /* we have an overflow ... */
262 timestamp += lastdec + TIMER_LOAD_VAL - now;
263 }
264 lastdec = now;
265
266 return timestamp;
267}
268
269void udelay_masked (unsigned long usec)
270{
271 ulong tmo;
wdenk7af1f9d2005-04-04 12:08:28 +0000272 ulong endtime;
273 signed long diff;
wdenkc6097192002-11-03 00:24:07 +0000274
wdenk7af1f9d2005-04-04 12:08:28 +0000275 if (usec >= 1000) {
276 tmo = usec / 1000;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277 tmo *= CONFIG_SYS_HZ;
wdenk7af1f9d2005-04-04 12:08:28 +0000278 tmo /= 1000;
279 } else {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280 tmo = usec * CONFIG_SYS_HZ;
wdenk7af1f9d2005-04-04 12:08:28 +0000281 tmo /= (1000*1000);
282 }
wdenkc6097192002-11-03 00:24:07 +0000283
wdenk7af1f9d2005-04-04 12:08:28 +0000284 endtime = get_timer_masked () + tmo;
wdenkc6097192002-11-03 00:24:07 +0000285
wdenk7af1f9d2005-04-04 12:08:28 +0000286 do {
287 ulong now = get_timer_masked ();
288 diff = endtime - now;
289 } while (diff >= 0);
wdenkc6097192002-11-03 00:24:07 +0000290}
wdenkf2140d52004-07-01 16:30:44 +0000291
292#elif defined(CONFIG_S3C4510B)
293
wdenk82db02f2004-07-11 22:19:26 +0000294ulong get_timer (ulong base)
295{
296 return timestamp - base;
297}
wdenkf2140d52004-07-01 16:30:44 +0000298
Ingo van Lilf0f778a2009-11-24 14:09:21 +0100299void __udelay (unsigned long usec)
wdenkf2140d52004-07-01 16:30:44 +0000300{
wdenk82db02f2004-07-11 22:19:26 +0000301 u32 ticks;
wdenkf2140d52004-07-01 16:30:44 +0000302
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303 ticks = (usec * CONFIG_SYS_HZ) / 1000000;
wdenkf2140d52004-07-01 16:30:44 +0000304
wdenk82db02f2004-07-11 22:19:26 +0000305 ticks += get_timer (0);
wdenkf2140d52004-07-01 16:30:44 +0000306
wdenk82db02f2004-07-11 22:19:26 +0000307 while (get_timer (0) < ticks)
308 /*NOP*/;
wdenkf2140d52004-07-01 16:30:44 +0000309
wdenkf2140d52004-07-01 16:30:44 +0000310}
311
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200312#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
313 /* No timer routines for IntegratorAP/CM720T as yet */
wdenkf2140d52004-07-01 16:30:44 +0000314#else
315#error Timer routines not defined for this CPU type
316#endif