blob: 93bbda3324860b2ccad062936d558217934c0f67 [file] [log] [blame]
Mingkai Hu0e58b512015-10-26 19:47:50 +08001/*
2 * Copyright 2014-2015, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _FSL_LAYERSCAPE_CPU_H
8#define _FSL_LAYERSCAPE_CPU_H
9
10static struct cpu_type cpu_type_list[] = {
Mingkai Hu0e58b512015-10-26 19:47:50 +080011 CPU_TYPE_ENTRY(LS2080, LS2080, 8),
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053012 CPU_TYPE_ENTRY(LS2085, LS2085, 8),
Mingkai Hu0e58b512015-10-26 19:47:50 +080013 CPU_TYPE_ENTRY(LS2045, LS2045, 4),
Mingkai Hue4e93ea2015-10-26 19:47:51 +080014 CPU_TYPE_ENTRY(LS1043, LS1043, 4),
Pratiyush Mohan Srivastavaa7b9d342015-12-22 16:48:43 +053015 CPU_TYPE_ENTRY(LS2040, LS2040, 4),
Mingkai Hu0e58b512015-10-26 19:47:50 +080016};
17
18#ifndef CONFIG_SYS_DCACHE_OFF
19
20#define SECTION_SHIFT_L0 39UL
21#define SECTION_SHIFT_L1 30UL
22#define SECTION_SHIFT_L2 21UL
23#define BLOCK_SIZE_L0 0x8000000000
24#define BLOCK_SIZE_L1 0x40000000
25#define BLOCK_SIZE_L2 0x200000
26#define NUM_OF_ENTRY 512
27#define TCR_EL2_PS_40BIT (2 << 16)
28
29#define LAYERSCAPE_VA_BITS (40)
30#define LAYERSCAPE_TCR (TCR_TG0_4K | \
31 TCR_EL2_PS_40BIT | \
32 TCR_SHARED_NON | \
33 TCR_ORGN_NC | \
34 TCR_IRGN_NC | \
35 TCR_T0SZ(LAYERSCAPE_VA_BITS))
36#define LAYERSCAPE_TCR_FINAL (TCR_TG0_4K | \
37 TCR_EL2_PS_40BIT | \
38 TCR_SHARED_OUTER | \
39 TCR_ORGN_WBWA | \
40 TCR_IRGN_WBWA | \
41 TCR_T0SZ(LAYERSCAPE_VA_BITS))
42
43#ifdef CONFIG_FSL_LSCH3
44#define CONFIG_SYS_FSL_CCSR_BASE 0x00000000
45#define CONFIG_SYS_FSL_CCSR_SIZE 0x10000000
46#define CONFIG_SYS_FSL_QSPI_BASE1 0x20000000
47#define CONFIG_SYS_FSL_QSPI_SIZE1 0x10000000
48#define CONFIG_SYS_FSL_IFC_BASE1 0x30000000
49#define CONFIG_SYS_FSL_IFC_SIZE1 0x10000000
50#define CONFIG_SYS_FSL_IFC_SIZE1_1 0x400000
51#define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
52#define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
53#define CONFIG_SYS_FSL_QSPI_BASE2 0x400000000
54#define CONFIG_SYS_FSL_QSPI_SIZE2 0x100000000
55#define CONFIG_SYS_FSL_IFC_BASE2 0x500000000
56#define CONFIG_SYS_FSL_IFC_SIZE2 0x100000000
57#define CONFIG_SYS_FSL_DCSR_BASE 0x700000000
58#define CONFIG_SYS_FSL_DCSR_SIZE 0x40000000
59#define CONFIG_SYS_FSL_MC_BASE 0x80c000000
60#define CONFIG_SYS_FSL_MC_SIZE 0x4000000
61#define CONFIG_SYS_FSL_NI_BASE 0x810000000
62#define CONFIG_SYS_FSL_NI_SIZE 0x8000000
63#define CONFIG_SYS_FSL_QBMAN_BASE 0x818000000
64#define CONFIG_SYS_FSL_QBMAN_SIZE 0x8000000
65#define CONFIG_SYS_FSL_QBMAN_SIZE_1 0x4000000
66#define CONFIG_SYS_PCIE1_PHYS_SIZE 0x200000000
67#define CONFIG_SYS_PCIE2_PHYS_SIZE 0x200000000
68#define CONFIG_SYS_PCIE3_PHYS_SIZE 0x200000000
69#define CONFIG_SYS_PCIE4_PHYS_SIZE 0x200000000
70#define CONFIG_SYS_FSL_WRIOP1_BASE 0x4300000000
71#define CONFIG_SYS_FSL_WRIOP1_SIZE 0x100000000
72#define CONFIG_SYS_FSL_AIOP1_BASE 0x4b00000000
73#define CONFIG_SYS_FSL_AIOP1_SIZE 0x100000000
74#define CONFIG_SYS_FSL_PEBUF_BASE 0x4c00000000
75#define CONFIG_SYS_FSL_PEBUF_SIZE 0x400000000
76#define CONFIG_SYS_FSL_DRAM_BASE2 0x8080000000
77#define CONFIG_SYS_FSL_DRAM_SIZE2 0x7F80000000
Mingkai Hue4e93ea2015-10-26 19:47:51 +080078#elif defined(CONFIG_FSL_LSCH2)
79#define CONFIG_SYS_FSL_BOOTROM_BASE 0x0
80#define CONFIG_SYS_FSL_BOOTROM_SIZE 0x1000000
81#define CONFIG_SYS_FSL_CCSR_BASE 0x1000000
82#define CONFIG_SYS_FSL_CCSR_SIZE 0xf000000
83#define CONFIG_SYS_FSL_DCSR_BASE 0x20000000
84#define CONFIG_SYS_FSL_DCSR_SIZE 0x4000000
85#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
86#define CONFIG_SYS_FSL_QSPI_SIZE 0x20000000
87#define CONFIG_SYS_FSL_IFC_BASE 0x60000000
88#define CONFIG_SYS_FSL_IFC_SIZE 0x20000000
89#define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
90#define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
91#define CONFIG_SYS_FSL_QBMAN_BASE 0x500000000
92#define CONFIG_SYS_FSL_QBMAN_SIZE 0x10000000
93#define CONFIG_SYS_FSL_DRAM_BASE2 0x880000000
94#define CONFIG_SYS_FSL_DRAM_SIZE2 0x780000000 /* 30GB */
95#define CONFIG_SYS_PCIE1_PHYS_SIZE 0x800000000
96#define CONFIG_SYS_PCIE2_PHYS_SIZE 0x800000000
97#define CONFIG_SYS_PCIE3_PHYS_SIZE 0x800000000
98#define CONFIG_SYS_FSL_DRAM_BASE3 0x8800000000
99#define CONFIG_SYS_FSL_DRAM_SIZE3 0x7800000000 /* 480GB */
Mingkai Hu0e58b512015-10-26 19:47:50 +0800100#endif
101
102struct sys_mmu_table {
103 u64 virt_addr;
104 u64 phys_addr;
105 u64 size;
106 u64 memory_type;
Alison Wange28e18c2015-11-05 11:15:49 +0800107 u64 attribute;
Mingkai Hu0e58b512015-10-26 19:47:50 +0800108};
109
110struct table_info {
111 u64 *ptr;
112 u64 table_base;
113 u64 entry_size;
114};
115
116static const struct sys_mmu_table early_mmu_table[] = {
117#ifdef CONFIG_FSL_LSCH3
118 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800119 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100120 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800121 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100122 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800123 /* For IFC Region #1, only the first 4MB is cache-enabled */
124 { CONFIG_SYS_FSL_IFC_BASE1, CONFIG_SYS_FSL_IFC_BASE1,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100125 CONFIG_SYS_FSL_IFC_SIZE1_1, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800126 { CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
127 CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
128 CONFIG_SYS_FSL_IFC_SIZE1 - CONFIG_SYS_FSL_IFC_SIZE1_1,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100129 MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800130 { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100131 CONFIG_SYS_FSL_IFC_SIZE1, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800132 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
York Sun0804d562015-12-04 11:57:08 -0800133 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100134 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
York Sun97ceebd2015-11-25 14:56:40 -0800135 /* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
136 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
137 CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100138 MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800139 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800140 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100141 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800142 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
York Sun0804d562015-12-04 11:57:08 -0800143 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100144 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800145#elif defined(CONFIG_FSL_LSCH2)
146 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800147 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100148 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800149 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100150 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800151 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800152 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100153 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Qianyu Gong138a36a2016-01-25 15:16:07 +0800154 { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100155 CONFIG_SYS_FSL_QSPI_SIZE, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800156 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100157 CONFIG_SYS_FSL_IFC_SIZE, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800158 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100159 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL, PTE_BLOCK_OUTER_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800160 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100161 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL, PTE_BLOCK_OUTER_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800162#endif
163};
164
165static const struct sys_mmu_table final_mmu_table[] = {
166#ifdef CONFIG_FSL_LSCH3
167 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800168 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100169 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800170 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100171 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800172 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
York Sun0804d562015-12-04 11:57:08 -0800173 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100174 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800175 { CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
Alison Wange28e18c2015-11-05 11:15:49 +0800176 CONFIG_SYS_FSL_QSPI_SIZE2, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100177 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800178 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100179 CONFIG_SYS_FSL_IFC_SIZE2, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800180 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800181 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100182 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800183 { CONFIG_SYS_FSL_MC_BASE, CONFIG_SYS_FSL_MC_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800184 CONFIG_SYS_FSL_MC_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100185 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800186 { CONFIG_SYS_FSL_NI_BASE, CONFIG_SYS_FSL_NI_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800187 CONFIG_SYS_FSL_NI_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100188 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800189 /* For QBMAN portal, only the first 64MB is cache-enabled */
190 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800191 CONFIG_SYS_FSL_QBMAN_SIZE_1, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100192 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN | PTE_BLOCK_NS },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800193 { CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
194 CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
195 CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100196 MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800197 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800198 CONFIG_SYS_PCIE1_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100199 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800200 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800201 CONFIG_SYS_PCIE2_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100202 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800203 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800204 CONFIG_SYS_PCIE3_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100205 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +0530206#if defined(CONFIG_LS2080A) || defined(CONFIG_LS2085A)
Mingkai Hu0e58b512015-10-26 19:47:50 +0800207 { CONFIG_SYS_PCIE4_PHYS_ADDR, CONFIG_SYS_PCIE4_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800208 CONFIG_SYS_PCIE4_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100209 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800210#endif
211 { CONFIG_SYS_FSL_WRIOP1_BASE, CONFIG_SYS_FSL_WRIOP1_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800212 CONFIG_SYS_FSL_WRIOP1_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100213 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800214 { CONFIG_SYS_FSL_AIOP1_BASE, CONFIG_SYS_FSL_AIOP1_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800215 CONFIG_SYS_FSL_AIOP1_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100216 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800217 { CONFIG_SYS_FSL_PEBUF_BASE, CONFIG_SYS_FSL_PEBUF_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800218 CONFIG_SYS_FSL_PEBUF_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100219 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800220 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
York Sun0804d562015-12-04 11:57:08 -0800221 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100222 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800223#elif defined(CONFIG_FSL_LSCH2)
224 { CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800225 CONFIG_SYS_FSL_BOOTROM_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100226 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800227 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800228 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100229 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800230 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100231 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800232 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800233 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100234 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800235 { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800236 CONFIG_SYS_FSL_QSPI_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100237 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800238 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100239 CONFIG_SYS_FSL_IFC_SIZE, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800240 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
241 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100242 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800243 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
Alison Wange28e18c2015-11-05 11:15:49 +0800244 CONFIG_SYS_FSL_QBMAN_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100245 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800246 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100247 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL, PTE_BLOCK_OUTER_SHARE },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800248 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800249 CONFIG_SYS_PCIE1_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100250 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800251 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800252 CONFIG_SYS_PCIE2_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100253 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800254 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
Alison Wange28e18c2015-11-05 11:15:49 +0800255 CONFIG_SYS_PCIE3_PHYS_SIZE, MT_DEVICE_NGNRNE,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100256 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800257 { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
Alexander Grafce0a64e2016-03-04 01:09:54 +0100258 CONFIG_SYS_FSL_DRAM_SIZE3, MT_NORMAL, PTE_BLOCK_OUTER_SHARE },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800259#endif
260};
261#endif
262
263int fsl_qoriq_core_to_cluster(unsigned int core);
264u32 cpu_mask(void);
265#endif /* _FSL_LAYERSCAPE_CPU_H */