blob: 4bf72147bad51580e32bb32e960906ef840eecbb [file] [log] [blame]
Kumar Galaf57f4982008-01-17 01:44:34 -06001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <asm/mmu.h>
28
29struct fsl_e_tlb_entry tlb_table[] = {
30 /* TLB 0 - for temp stack in cache */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
Kumar Galaf57f4982008-01-17 01:44:34 -060032 MAS3_SX|MAS3_SW|MAS3_SR, 0,
33 0, 0, BOOKE_PAGESZ_4K, 0),
Paul Gortmakerfc636272009-09-23 17:30:57 -040034 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
35 CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
Kumar Galaf57f4982008-01-17 01:44:34 -060036 MAS3_SX|MAS3_SW|MAS3_SR, 0,
37 0, 0, BOOKE_PAGESZ_4K, 0),
Paul Gortmakerfc636272009-09-23 17:30:57 -040038 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
39 CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
Kumar Galaf57f4982008-01-17 01:44:34 -060040 MAS3_SX|MAS3_SW|MAS3_SR, 0,
41 0, 0, BOOKE_PAGESZ_4K, 0),
Paul Gortmakerfc636272009-09-23 17:30:57 -040042 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
43 CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
Kumar Galaf57f4982008-01-17 01:44:34 -060044 MAS3_SX|MAS3_SW|MAS3_SR, 0,
45 0, 0, BOOKE_PAGESZ_4K, 0),
46
47 /*
Paul Gortmaker62ad0342009-09-18 19:08:41 -040048 * TLB 0: 64M Non-cacheable, guarded
Paul Gortmakera6d378a2011-12-30 23:53:07 -050049 * 0xfc000000 56M unused
Paul Gortmaker62ad0342009-09-18 19:08:41 -040050 * 0xff800000 8M boot FLASH
Paul Gortmakera6d378a2011-12-30 23:53:07 -050051 * .... or ....
52 * 0xfc000000 64M user flash
53 *
Kumar Galaf57f4982008-01-17 01:44:34 -060054 * Out of reset this entry is only 4K.
55 */
Paul Gortmakera6d378a2011-12-30 23:53:07 -050056 SET_TLB_ENTRY(1, 0xfc000000, 0xfc000000,
Kumar Galaf57f4982008-01-17 01:44:34 -060057 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmaker62ad0342009-09-18 19:08:41 -040058 0, 0, BOOKE_PAGESZ_64M, 1),
Kumar Galaf57f4982008-01-17 01:44:34 -060059
60 /*
Paul Gortmaker3bff6422009-09-20 20:36:05 -040061 * TLB 1: 1G Non-cacheable, guarded
62 * 0x80000000 512M PCI1 MEM
63 * 0xa0000000 512M PCIe MEM
Kumar Galaf57f4982008-01-17 01:44:34 -060064 */
Paul Gortmaker3bff6422009-09-20 20:36:05 -040065 SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
Kumar Galaf57f4982008-01-17 01:44:34 -060066 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmaker3bff6422009-09-20 20:36:05 -040067 0, 1, BOOKE_PAGESZ_1G, 1),
Kumar Galaf57f4982008-01-17 01:44:34 -060068
69 /*
Becky Bruce5e35d8a2010-12-17 17:17:56 -060070 * TLB 2: 64M Non-cacheable, guarded
Kumar Galaf57f4982008-01-17 01:44:34 -060071 * 0xe0000000 1M CCSRBAR
Paul Gortmaker3bff6422009-09-20 20:36:05 -040072 * 0xe2000000 8M PCI1 IO
73 * 0xe2800000 8M PCIe IO
Kumar Galaf57f4982008-01-17 01:44:34 -060074 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
Kumar Galaf57f4982008-01-17 01:44:34 -060076 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Becky Bruce5e35d8a2010-12-17 17:17:56 -060077 0, 2, BOOKE_PAGESZ_64M, 1),
Kumar Galaf57f4982008-01-17 01:44:34 -060078
79 /*
Becky Bruce5e35d8a2010-12-17 17:17:56 -060080 * TLB 3: 64M Cacheable, non-guarded
Paul Gortmaker7fa38322009-09-20 20:36:04 -040081 * 0xf0000000 64M LBC SDRAM First half
Kumar Galaf57f4982008-01-17 01:44:34 -060082 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083 SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
Kumar Galaf57f4982008-01-17 01:44:34 -060084 MAS3_SX|MAS3_SW|MAS3_SR, 0,
Becky Bruce5e35d8a2010-12-17 17:17:56 -060085 0, 3, BOOKE_PAGESZ_64M, 1),
Kumar Galaf57f4982008-01-17 01:44:34 -060086
87 /*
Becky Bruce5e35d8a2010-12-17 17:17:56 -060088 * TLB 4: 64M Cacheable, non-guarded
Paul Gortmaker7fa38322009-09-20 20:36:04 -040089 * 0xf4000000 64M LBC SDRAM Second half
90 */
91 SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
92 CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
93 MAS3_SX|MAS3_SW|MAS3_SR, 0,
Becky Bruce5e35d8a2010-12-17 17:17:56 -060094 0, 4, BOOKE_PAGESZ_64M, 1),
Paul Gortmaker7fa38322009-09-20 20:36:04 -040095
96 /*
Becky Bruce5e35d8a2010-12-17 17:17:56 -060097 * TLB 5: 16M Cacheable, non-guarded
Kumar Galaf57f4982008-01-17 01:44:34 -060098 * 0xf8000000 1M 7-segment LED display
99 * 0xf8100000 1M User switches
100 * 0xf8300000 1M Board revision
101 * 0xf8b00000 1M EEPROM
102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103 SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE,
Kumar Galaf57f4982008-01-17 01:44:34 -0600104 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600105 0, 5, BOOKE_PAGESZ_16M, 1),
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400106
Paul Gortmaker626fa262011-12-30 23:53:08 -0500107#ifndef CONFIG_SYS_ALT_BOOT
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400108 /*
Paul Gortmakera6d378a2011-12-30 23:53:07 -0500109 * TLB 6: 64M Non-cacheable, guarded
110 * 0xec000000 64M 64MB user FLASH
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400111 */
112 SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
113 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmakera6d378a2011-12-30 23:53:07 -0500114 0, 6, BOOKE_PAGESZ_64M, 1),
Paul Gortmaker626fa262011-12-30 23:53:08 -0500115#else
116 /*
117 * TLB 6: 4M Non-cacheable, guarded
118 * 0xef800000 4M 1st 1/2 8MB soldered FLASH
119 */
120 SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
121 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
122 0, 6, BOOKE_PAGESZ_4M, 1),
123
124 /*
125 * TLB 7: 4M Non-cacheable, guarded
126 * 0xefc00000 4M 2nd half 8MB soldered FLASH
127 */
128 SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x400000,
129 CONFIG_SYS_ALT_FLASH + 0x400000,
130 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
131 0, 7, BOOKE_PAGESZ_4M, 1),
132#endif
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400133
Kumar Galaf57f4982008-01-17 01:44:34 -0600134};
135
136int num_tlb_entries = ARRAY_SIZE(tlb_table);