blob: a18459841c6225bf928beb83ad9a3ad28aca72a3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liuf13321d2014-03-05 15:04:48 +08002/*
3 * Copyright 2009-2013 Freescale Semiconductor, Inc.
Shengzhou Liuf13321d2014-03-05 15:04:48 +08004 */
5
6#include <common.h>
7#include <command.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06008#include <env.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -07009#include <fdt_support.h>
Shengzhou Liuf13321d2014-03-05 15:04:48 +080010#include <i2c.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060011#include <image.h>
Simon Glassa7b51302019-11-14 12:57:46 -070012#include <init.h>
Shengzhou Liuf13321d2014-03-05 15:04:48 +080013#include <netdev.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060014#include <asm/global_data.h>
Shengzhou Liuf13321d2014-03-05 15:04:48 +080015#include <linux/compiler.h>
16#include <asm/mmu.h>
17#include <asm/processor.h>
18#include <asm/immap_85xx.h>
19#include <asm/fsl_law.h>
20#include <asm/fsl_serdes.h>
Shengzhou Liuf13321d2014-03-05 15:04:48 +080021#include <asm/fsl_liodn.h>
22#include <fm_eth.h>
23#include "t208xrdb.h"
24#include "cpld.h"
Ying Zhang3861e822015-03-10 14:21:36 +080025#include "../common/vid.h"
Shengzhou Liuf13321d2014-03-05 15:04:48 +080026
27DECLARE_GLOBAL_DATA_PTR;
28
29int checkboard(void)
30{
31 struct cpu_type *cpu = gd->arch.cpu;
32 static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
33
34 printf("Board: %sRDB, ", cpu->name);
35 printf("Board rev: 0x%02x CPLD ver: 0x%02x, boot from ",
36 CPLD_READ(hw_ver), CPLD_READ(sw_ver));
37
38#ifdef CONFIG_SDCARD
39 puts("SD/MMC\n");
40#elif CONFIG_SPIFLASH
41 puts("SPI\n");
42#else
43 u8 reg;
44
45 reg = CPLD_READ(flash_csr);
46
47 if (reg & CPLD_BOOT_SEL) {
48 puts("NAND\n");
49 } else {
50 reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
Shengzhou Liu14139832014-04-18 16:43:41 +080051 printf("NOR vBank%d\n", reg);
Shengzhou Liuf13321d2014-03-05 15:04:48 +080052 }
53#endif
54
55 puts("SERDES Reference Clocks:\n");
56 printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
57 printf("SD2_CLK1=%s, SD2_CLK2=%s\n", freq[0], freq[0]);
58
59 return 0;
60}
61
62int board_early_init_r(void)
63{
64 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun220c3462014-06-24 21:16:20 -070065 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Shengzhou Liuf13321d2014-03-05 15:04:48 +080066 /*
67 * Remap Boot flash + PROMJET region to caching-inhibited
68 * so that flash can be erased properly.
69 */
70
71 /* Flush d-cache and invalidate i-cache of any FLASH data */
72 flush_dcache();
73 invalidate_icache();
York Sun220c3462014-06-24 21:16:20 -070074 if (flash_esel == -1) {
75 /* very unlikely unless something is messed up */
76 puts("Error: Could not find TLB for FLASH BASE\n");
77 flash_esel = 2; /* give our best effort to continue */
78 } else {
79 /* invalidate existing TLB entry for flash + promjet */
80 disable_tlb(flash_esel);
81 }
Shengzhou Liuf13321d2014-03-05 15:04:48 +080082
83 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
84 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
85 0, flash_esel, BOOKE_PAGESZ_256M, 1);
86
Ying Zhang3861e822015-03-10 14:21:36 +080087 /*
88 * Adjust core voltage according to voltage ID
89 * This function changes I2C mux to channel 2.
90 */
91 if (adjust_vdd(0))
92 printf("Warning: Adjusting core voltage failed.\n");
Shengzhou Liuf13321d2014-03-05 15:04:48 +080093 return 0;
94}
95
96unsigned long get_board_sys_clk(void)
97{
98 return CONFIG_SYS_CLK_FREQ;
99}
100
101unsigned long get_board_ddr_clk(void)
102{
103 return CONFIG_DDR_CLK_FREQ;
104}
105
106int misc_init_r(void)
107{
Shengzhou Liud703f662015-04-22 10:59:50 +0800108 u8 reg;
109
110 /* Reset CS4315 PHY */
111 reg = CPLD_READ(reset_ctl);
112 reg |= CPLD_RSTCON_EDC_RST;
113 CPLD_WRITE(reset_ctl, reg);
114
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800115 return 0;
116}
117
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900118int ft_board_setup(void *blob, struct bd_info *bd)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800119{
120 phys_addr_t base;
121 phys_size_t size;
122
123 ft_cpu_setup(blob, bd);
124
Simon Glassda1a1342017-08-03 12:22:15 -0600125 base = env_get_bootm_low();
126 size = env_get_bootm_size();
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800127
128 fdt_fixup_memory(blob, (u64)base, (u64)size);
129
130#ifdef CONFIG_PCI
131 pci_of_setup(blob, bd);
132#endif
133
134 fdt_fixup_liodn(blob);
Sriram Dash9fd465c2016-09-16 17:12:15 +0530135 fsl_fdt_fixup_dr_usb(blob, bd);
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800136
137#ifdef CONFIG_SYS_DPAA_FMAN
Madalin Bucur70848512020-04-30 15:59:58 +0300138#ifndef CONFIG_DM_ETH
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800139 fdt_fixup_fman_ethernet(blob);
Madalin Bucur70848512020-04-30 15:59:58 +0300140#endif
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800141 fdt_fixup_board_enet(blob);
142#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600143
144 return 0;
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800145}