blob: fb8a6100b5761a2497a60f7e2e0e4ca1eede224c [file] [log] [blame]
wdenkc8434db2003-03-26 06:55:25 +00001/*
2 * Rick Bronson <rick@efn.org>
3 *
4 * Configuation settings for the AT91RM9200DK board.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
wdenkc0aa5c52003-12-06 19:49:23 +000028/*
29 * If we are developing, we might want to start armboot from ram
30 * so we MUST NOT initialize critical regs like mem-timing ...
31 */
wdenk3203c8f2004-07-10 21:45:47 +000032#define CONFIG_INIT_CRITICAL /* undef for developing */
wdenkc0aa5c52003-12-06 19:49:23 +000033
wdenkc8434db2003-03-26 06:55:25 +000034/* ARM asynchronous clock */
wdenk3203c8f2004-07-10 21:45:47 +000035#define AT91C_MAIN_CLOCK 179712000 /* from 18.432 MHz crystal (18432000 / 4 * 39) */
36#define AT91C_MASTER_CLOCK 59904000 /* peripheral clock (AT91C_MASTER_CLOCK / 3) */
37/* #define AT91C_MASTER_CLOCK 44928000 */ /* peripheral clock (AT91C_MASTER_CLOCK / 4) */
wdenkc8434db2003-03-26 06:55:25 +000038
wdenk0ef49462004-03-15 09:00:01 +000039#define AT91_SLOW_CLOCK 32768 /* slow clock */
40
wdenk3203c8f2004-07-10 21:45:47 +000041#define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
wdenkc8434db2003-03-26 06:55:25 +000042#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
wdenk3203c8f2004-07-10 21:45:47 +000043#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
wdenkc8434db2003-03-26 06:55:25 +000044#define CONFIG_SETUP_MEMORY_TAGS 1
wdenk3203c8f2004-07-10 21:45:47 +000045#define CONFIG_INITRD_TAG 1
wdenk381669a2003-06-16 23:50:08 +000046
wdenkc8434db2003-03-26 06:55:25 +000047/*
48 * Size of malloc() pool
49 */
50#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
wdenkc0aa5c52003-12-06 19:49:23 +000051#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
52
wdenkc8434db2003-03-26 06:55:25 +000053#define CONFIG_BAUDRATE 115200
wdenkc0aa5c52003-12-06 19:49:23 +000054
wdenk0ef49462004-03-15 09:00:01 +000055#define CFG_AT91C_BRGR_DIVISOR 33 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */
56
wdenkc8434db2003-03-26 06:55:25 +000057/*
58 * Hardware drivers
59 */
wdenkc8434db2003-03-26 06:55:25 +000060
wdenkb2fc7e12004-09-21 23:33:32 +000061/* define one of these to choose the DBGU or USART1 as console */
62#define CONFIG_DBGU
63#undef CONFIG_USART1
64
wdenkc8434db2003-03-26 06:55:25 +000065#undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
66
67#undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
68
wdenk57b2d802003-06-27 21:31:46 +000069#define CONFIG_BOOTDELAY 3
wdenk3203c8f2004-07-10 21:45:47 +000070/* #define CONFIG_ENV_OVERWRITE 1 */
wdenk381669a2003-06-16 23:50:08 +000071
wdenkc8434db2003-03-26 06:55:25 +000072#define CONFIG_COMMANDS \
wdenk3203c8f2004-07-10 21:45:47 +000073 ((CONFIG_CMD_DFL | \
wdenk381669a2003-06-16 23:50:08 +000074 CFG_CMD_DHCP ) & \
wdenk57b2d802003-06-27 21:31:46 +000075 ~(CFG_CMD_BDI | \
76 CFG_CMD_IMI | \
77 CFG_CMD_AUTOSCRIPT | \
78 CFG_CMD_FPGA | \
79 CFG_CMD_MISC | \
80 CFG_CMD_LOADS ))
81
wdenkc8434db2003-03-26 06:55:25 +000082/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
83#include <cmd_confdefs.h>
84
85#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
86#define SECTORSIZE 512
87
88#define ADDR_COLUMN 1
89#define ADDR_PAGE 2
90#define ADDR_COLUMN_PAGE 3
91
wdenk3203c8f2004-07-10 21:45:47 +000092#define NAND_ChipID_UNKNOWN 0x00
wdenkc8434db2003-03-26 06:55:25 +000093#define NAND_MAX_FLOORS 1
94#define NAND_MAX_CHIPS 1
95
wdenk3203c8f2004-07-10 21:45:47 +000096#define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
97#define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
wdenkc8434db2003-03-26 06:55:25 +000098
99#define NAND_DISABLE_CE(nand) do { *AT91C_PIOC_SODR = AT91C_PIO_PC0;} while(0)
100#define NAND_ENABLE_CE(nand) do { *AT91C_PIOC_CODR = AT91C_PIO_PC0;} while(0)
101
102#define NAND_WAIT_READY(nand) while (!(*AT91C_PIOC_PDSR & AT91C_PIO_PC2))
103
104#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_CLE) = (__u8)(d); } while(0)
105#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_ALE) = (__u8)(d); } while(0)
106#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
107#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
108/* the following are NOP's in our implementation */
109#define NAND_CTL_CLRALE(nandptr)
110#define NAND_CTL_SETALE(nandptr)
111#define NAND_CTL_CLRCLE(nandptr)
112#define NAND_CTL_SETCLE(nandptr)
113
114#define CONFIG_NR_DRAM_BANKS 1
115#define PHYS_SDRAM 0x20000000
116#define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
117
wdenk3203c8f2004-07-10 21:45:47 +0000118#define CFG_MEMTEST_START PHYS_SDRAM
119#define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
wdenkc8434db2003-03-26 06:55:25 +0000120
121#define CONFIG_DRIVER_ETHER
wdenk3203c8f2004-07-10 21:45:47 +0000122#define CONFIG_NET_RETRY_COUNT 20
wdenkb98ac282004-02-24 00:16:43 +0000123#define CONFIG_AT91C_USE_RMII
wdenk381669a2003-06-16 23:50:08 +0000124
wdenk3203c8f2004-07-10 21:45:47 +0000125#define CONFIG_HAS_DATAFLASH 1
126#define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
127#define CFG_MAX_DATAFLASH_BANKS 2
128#define CFG_MAX_DATAFLASH_PAGES 16384
wdenk381669a2003-06-16 23:50:08 +0000129#define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
130#define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
wdenkc8434db2003-03-26 06:55:25 +0000131
wdenk3203c8f2004-07-10 21:45:47 +0000132#define PHYS_FLASH_1 0x10000000
133#define PHYS_FLASH_SIZE 0x200000 /* 2 megs main flash */
134#define CFG_FLASH_BASE PHYS_FLASH_1
135#define CFG_MAX_FLASH_BANKS 1
136#define CFG_MAX_FLASH_SECT 256
137#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
138#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
wdenk86765902003-12-06 23:55:10 +0000139
140#undef CFG_ENV_IS_IN_DATAFLASH
141
142#ifdef CFG_ENV_IS_IN_DATAFLASH
wdenk3203c8f2004-07-10 21:45:47 +0000143#define CFG_ENV_OFFSET 0x20000
144#define CFG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
145#define CFG_ENV_SIZE 0x2000 /* 0x8000 */
wdenk86765902003-12-06 23:55:10 +0000146#else
wdenk3203c8f2004-07-10 21:45:47 +0000147#define CFG_ENV_IS_IN_FLASH 1
148#define CFG_ENV_ADDR (PHYS_FLASH_1 + 0xe000) /* 0x10000 */
149#define CFG_ENV_SIZE 0x2000 /* 0x8000 */
wdenk86765902003-12-06 23:55:10 +0000150#endif
151
152
wdenk3203c8f2004-07-10 21:45:47 +0000153#define CFG_LOAD_ADDR 0x21000000 /* default load address */
wdenkc8434db2003-03-26 06:55:25 +0000154
wdenk381669a2003-06-16 23:50:08 +0000155#define CFG_BOOT_SIZE 0x6000 /* 24 KBytes */
wdenk3203c8f2004-07-10 21:45:47 +0000156#define CFG_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
157#define CFG_U_BOOT_SIZE 0x10000 /* 64 KBytes */
wdenk381669a2003-06-16 23:50:08 +0000158
wdenk3203c8f2004-07-10 21:45:47 +0000159#define CFG_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
wdenkc8434db2003-03-26 06:55:25 +0000160
wdenk3203c8f2004-07-10 21:45:47 +0000161#define CFG_PROMPT "U-Boot> " /* Monitor Command Prompt */
162#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
163#define CFG_MAXARGS 16 /* max number of command args */
164#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
wdenkc8434db2003-03-26 06:55:25 +0000165
166#ifndef __ASSEMBLY__
167/*-----------------------------------------------------------------------
168 * Board specific extension for bd_info
169 *
170 * This structure is embedded in the global bd_info (bd_t) structure
171 * and can be used by the board specific code (eg board/...)
172 */
173
wdenk3203c8f2004-07-10 21:45:47 +0000174struct bd_info_ext {
175 /* helper variable for board environment handling
176 *
177 * env_crc_valid == 0 => uninitialised
178 * env_crc_valid > 0 => environment crc in flash is valid
179 * env_crc_valid < 0 => environment crc in flash is invalid
180 */
181 int env_crc_valid;
wdenkc8434db2003-03-26 06:55:25 +0000182};
183#endif
184
wdenk61aa0612004-10-11 22:25:49 +0000185#define CFG_HZ 1000
186#define CFG_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
wdenk3203c8f2004-07-10 21:45:47 +0000187 /* AT91C_TC_TIMER_DIV1_CLOCK */
wdenkc8434db2003-03-26 06:55:25 +0000188
189#define CONFIG_STACKSIZE (32*1024) /* regular stack */
190
191#ifdef CONFIG_USE_IRQ
192#error CONFIG_USE_IRQ not supported
193#endif
194
195#endif