blob: ad9439497c9cda01afea8ea74e950311ca51238f [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
wdenkc6097192002-11-03 00:24:07 +000023#include <common.h>
wdenkc6097192002-11-03 00:24:07 +000024#include <asm/processor.h>
wdenkb666c8f2003-03-06 00:58:30 +000025#include <spd_sdram.h>
wdenkc6097192002-11-03 00:24:07 +000026
27#define BOOT_SMALL_FLASH 32 /* 00100000 */
28#define FLASH_ONBD_N 2 /* 00000010 */
29#define FLASH_SRAM_SEL 1 /* 00000001 */
30
Wolfgang Denk6405a152006-03-31 18:32:53 +020031DECLARE_GLOBAL_DATA_PTR;
32
Stefan Roese3e1f1b32005-08-01 16:49:12 +020033long int fixed_sdram(void);
wdenkc6097192002-11-03 00:24:07 +000034
Stefan Roese3e1f1b32005-08-01 16:49:12 +020035int board_early_init_f(void)
wdenkc6097192002-11-03 00:24:07 +000036{
37 uint reg;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038 unsigned char *fpga_base = (unsigned char *)CONFIG_SYS_FPGA_BASE;
wdenkc6097192002-11-03 00:24:07 +000039 unsigned char status;
40
wdenkc6097192002-11-03 00:24:07 +000041 /*--------------------------------------------------------------------
42 * Setup the external bus controller/chip selects
43 *-------------------------------------------------------------------*/
Stefan Roese918010a2009-09-09 16:25:29 +020044 mtdcr(EBC0_CFGADDR, EBC0_CFG);
45 reg = mfdcr(EBC0_CFGDATA);
46 mtdcr(EBC0_CFGDATA, reg | 0x04000000); /* Set ATC */
wdenkc6097192002-11-03 00:24:07 +000047
Stefan Roese918010a2009-09-09 16:25:29 +020048 mtebc(PB1AP, 0x02815480); /* NVRAM/RTC */
49 mtebc(PB1CR, 0x48018000); /* BA=0x480 1MB R/W 8-bit */
50 mtebc(PB7AP, 0x01015280); /* FPGA registers */
51 mtebc(PB7CR, 0x48318000); /* BA=0x483 1MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000052
53 /* read FPGA_REG0 and set the bus controller */
54 status = *fpga_base;
55 if ((status & BOOT_SMALL_FLASH) && !(status & FLASH_ONBD_N)) {
Stefan Roese918010a2009-09-09 16:25:29 +020056 mtebc(PB0AP, 0x9b015480); /* FLASH/SRAM */
57 mtebc(PB0CR, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */
58 mtebc(PB2AP, 0x9b015480); /* 4MB FLASH */
59 mtebc(PB2CR, 0xff858000); /* BAS=0xff8 4MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000060 } else {
Stefan Roese918010a2009-09-09 16:25:29 +020061 mtebc(PB0AP, 0x9b015480); /* 4MB FLASH */
62 mtebc(PB0CR, 0xffc58000); /* BAS=0xffc 4MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000063
64 /* set CS2 if FLASH_ONBD_N == 0 */
65 if (!(status & FLASH_ONBD_N)) {
Stefan Roese918010a2009-09-09 16:25:29 +020066 mtebc(PB2AP, 0x9b015480); /* FLASH/SRAM */
67 mtebc(PB2CR, 0xff818000); /* BAS=0xff8 4MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000068 }
69 }
70
71 /*--------------------------------------------------------------------
72 * Setup the interrupt controller polarities, triggers, etc.
73 *-------------------------------------------------------------------*/
Stefan Roese707fd362009-09-24 09:55:50 +020074 mtdcr(UIC0SR, 0xffffffff); /* clear all */
75 mtdcr(UIC0ER, 0x00000000); /* disable all */
76 mtdcr(UIC0CR, 0x00000009); /* SMI & UIC1 crit are critical */
77 mtdcr(UIC0PR, 0xfffffe13); /* per ref-board manual */
78 mtdcr(UIC0TR, 0x01c00008); /* per ref-board manual */
79 mtdcr(UIC0VR, 0x00000001); /* int31 highest, base=0x000 */
80 mtdcr(UIC0SR, 0xffffffff); /* clear all */
wdenkc6097192002-11-03 00:24:07 +000081
Stefan Roese707fd362009-09-24 09:55:50 +020082 mtdcr(UIC1SR, 0xffffffff); /* clear all */
83 mtdcr(UIC1ER, 0x00000000); /* disable all */
84 mtdcr(UIC1CR, 0x00000000); /* all non-critical */
85 mtdcr(UIC1PR, 0xffffe0ff); /* per ref-board manual */
86 mtdcr(UIC1TR, 0x00ffc000); /* per ref-board manual */
87 mtdcr(UIC1VR, 0x00000001); /* int31 highest, base=0x000 */
88 mtdcr(UIC1SR, 0xffffffff); /* clear all */
wdenkc6097192002-11-03 00:24:07 +000089
90 return 0;
91}
92
Stefan Roese3e1f1b32005-08-01 16:49:12 +020093int checkboard(void)
wdenkc6097192002-11-03 00:24:07 +000094{
Wolfgang Denk5c1cfee2011-05-04 10:32:28 +000095 char buf[64];
96 int i = getenv_f("serial#", buf, sizeof(buf));
wdenkc6097192002-11-03 00:24:07 +000097
Stefan Roese3e1f1b32005-08-01 16:49:12 +020098 printf("Board: Ebony - AMCC PPC440GP Evaluation Board");
Wolfgang Denk5c1cfee2011-05-04 10:32:28 +000099 if (i > 0) {
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200100 puts(", serial# ");
Wolfgang Denk5c1cfee2011-05-04 10:32:28 +0000101 puts(buf);
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200102 }
103 putc('\n');
104
wdenkc6097192002-11-03 00:24:07 +0000105 return (0);
106}
107
Becky Brucebd99ae72008-06-09 16:03:40 -0500108phys_size_t initdram(int board_type)
wdenkc6097192002-11-03 00:24:07 +0000109{
110 long dram_size = 0;
wdenkc6097192002-11-03 00:24:07 +0000111
112#if defined(CONFIG_SPD_EEPROM)
Wolfgang Denk6405a152006-03-31 18:32:53 +0200113 dram_size = spd_sdram();
wdenkc6097192002-11-03 00:24:07 +0000114#else
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200115 dram_size = fixed_sdram();
wdenkc6097192002-11-03 00:24:07 +0000116#endif
117 return dram_size;
118}
119
wdenkc6097192002-11-03 00:24:07 +0000120#if !defined(CONFIG_SPD_EEPROM)
121/*************************************************************************
122 * fixed sdram init -- doesn't use serial presence detect.
123 *
124 * Assumes: 128 MB, non-ECC, non-registered
125 * PLB @ 133 MHz
126 *
127 ************************************************************************/
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200128long int fixed_sdram(void)
wdenkc6097192002-11-03 00:24:07 +0000129{
130 uint reg;
131
132 /*--------------------------------------------------------------------
133 * Setup some default
134 *------------------------------------------------------------------*/
Stefan Roese6987e652009-09-24 13:59:57 +0200135 mtsdram(SDRAM0_UABBA, 0x00000000); /* ubba=0 (default) */
136 mtsdram(SDRAM0_SLIO, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
137 mtsdram(SDRAM0_DEVOPT, 0x00000000); /* dll=0 ds=0 (normal) */
138 mtsdram(SDRAM0_WDDCTR, 0x00000000); /* wrcp=0 dcd=0 */
139 mtsdram(SDRAM0_CLKTR, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
wdenkc6097192002-11-03 00:24:07 +0000140
141 /*--------------------------------------------------------------------
142 * Setup for board-specific specific mem
143 *------------------------------------------------------------------*/
144 /*
145 * Following for CAS Latency = 2.5 @ 133 MHz PLB
146 */
Stefan Roese6987e652009-09-24 13:59:57 +0200147 mtsdram(SDRAM0_B0CR, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
148 mtsdram(SDRAM0_TR0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
wdenkc6097192002-11-03 00:24:07 +0000149 /* RA=10 RD=3 */
Stefan Roese6987e652009-09-24 13:59:57 +0200150 mtsdram(SDRAM0_TR1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
151 mtsdram(SDRAM0_RTR, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
152 mtsdram(SDRAM0_CFG1, 0x00000000); /* Self-refresh exit, disable PM */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200153 udelay(400); /* Delay 200 usecs (min) */
wdenkc6097192002-11-03 00:24:07 +0000154
155 /*--------------------------------------------------------------------
156 * Enable the controller, then wait for DCEN to complete
157 *------------------------------------------------------------------*/
Stefan Roese6987e652009-09-24 13:59:57 +0200158 mtsdram(SDRAM0_CFG0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
wdenkc6097192002-11-03 00:24:07 +0000159 for (;;) {
Stefan Roese6987e652009-09-24 13:59:57 +0200160 mfsdram(SDRAM0_MCSTS, reg);
wdenkc6097192002-11-03 00:24:07 +0000161 if (reg & 0x80000000)
162 break;
163 }
164
165 return (128 * 1024 * 1024); /* 128 MB */
166}
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200167#endif /* !defined(CONFIG_SPD_EEPROM) */