blob: 0a7ca8a8dfb43d410d00fd217dfb7d578efce97c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chin Liang See03534df2014-09-12 00:42:17 -05002/*
3 * Copyright (C) 2014 Panasonic Corporation
4 * Copyright (C) 2013-2014, Altera Corporation <www.altera.com>
5 * Copyright (C) 2009-2010, Intel Corporation and its suppliers.
Chin Liang See03534df2014-09-12 00:42:17 -05006 */
7
Simon Glass63334482019-11-14 12:57:39 -07008#include <cpu_func.h>
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09009#include <dm.h>
Masahiro Yamada5beb1b32017-11-30 13:45:27 +090010#include <nand.h>
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090011#include <linux/bitfield.h>
12#include <linux/dma-direction.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090013#include <linux/errno.h>
Masahiro Yamada54fde8e2017-09-15 21:43:19 +090014#include <linux/io.h>
Masahiro Yamada5beb1b32017-11-30 13:45:27 +090015#include <linux/mtd/mtd.h>
16#include <linux/mtd/rawnand.h>
Chin Liang See03534df2014-09-12 00:42:17 -050017
18#include "denali.h"
19
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090020static dma_addr_t dma_map_single(void *dev, void *ptr, size_t size,
21 enum dma_data_direction dir)
22{
23 unsigned long addr = (unsigned long)ptr;
Chin Liang See03534df2014-09-12 00:42:17 -050024
Masahiro Yamada35333e92018-09-10 11:17:30 +090025 size = ALIGN(size, ARCH_DMA_MINALIGN);
26
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090027 if (dir == DMA_FROM_DEVICE)
28 invalidate_dcache_range(addr, addr + size);
29 else
30 flush_dcache_range(addr, addr + size);
Chin Liang See03534df2014-09-12 00:42:17 -050031
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090032 return addr;
33}
Chin Liang See03534df2014-09-12 00:42:17 -050034
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090035static void dma_unmap_single(void *dev, dma_addr_t addr, size_t size,
36 enum dma_data_direction dir)
Scott Wood52ab7ce2016-05-30 13:57:58 -050037{
Masahiro Yamada35333e92018-09-10 11:17:30 +090038 size = ALIGN(size, ARCH_DMA_MINALIGN);
39
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090040 if (dir != DMA_TO_DEVICE)
41 invalidate_dcache_range(addr, addr + size);
Scott Wood52ab7ce2016-05-30 13:57:58 -050042}
Chin Liang See03534df2014-09-12 00:42:17 -050043
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090044static int dma_mapping_error(void *dev, dma_addr_t addr)
Chin Liang See03534df2014-09-12 00:42:17 -050045{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090046 return 0;
Chin Liang See03534df2014-09-12 00:42:17 -050047}
48
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090049#define DENALI_NAND_NAME "denali-nand"
Chin Liang See03534df2014-09-12 00:42:17 -050050
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090051/* for Indexed Addressing */
52#define DENALI_INDEXED_CTRL 0x00
53#define DENALI_INDEXED_DATA 0x10
Chin Liang See03534df2014-09-12 00:42:17 -050054
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090055#define DENALI_MAP00 (0 << 26) /* direct access to buffer */
56#define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
57#define DENALI_MAP10 (2 << 26) /* high-level control plane */
58#define DENALI_MAP11 (3 << 26) /* direct controller access */
Chin Liang See03534df2014-09-12 00:42:17 -050059
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090060/* MAP11 access cycle type */
61#define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */
62#define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */
63#define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */
Chin Liang See03534df2014-09-12 00:42:17 -050064
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090065/* MAP10 commands */
66#define DENALI_ERASE 0x01
Chin Liang See03534df2014-09-12 00:42:17 -050067
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090068#define DENALI_BANK(denali) ((denali)->active_bank << 24)
Chin Liang See03534df2014-09-12 00:42:17 -050069
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090070#define DENALI_INVALID_BANK -1
71#define DENALI_NR_BANKS 4
Chin Liang See03534df2014-09-12 00:42:17 -050072
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090073static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
Chin Liang See03534df2014-09-12 00:42:17 -050074{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090075 return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
Chin Liang See03534df2014-09-12 00:42:17 -050076}
77
78/*
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090079 * Direct Addressing - the slave address forms the control information (command
80 * type, bank, block, and page address). The slave data is the actual data to
81 * be transferred. This mode requires 28 bits of address region allocated.
Scott Wood3ea94ed2015-06-26 19:03:26 -050082 */
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090083static u32 denali_direct_read(struct denali_nand_info *denali, u32 addr)
Chin Liang See03534df2014-09-12 00:42:17 -050084{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090085 return ioread32(denali->host + addr);
Chin Liang See03534df2014-09-12 00:42:17 -050086}
87
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090088static void denali_direct_write(struct denali_nand_info *denali, u32 addr,
89 u32 data)
Chin Liang See03534df2014-09-12 00:42:17 -050090{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090091 iowrite32(data, denali->host + addr);
Chin Liang See03534df2014-09-12 00:42:17 -050092}
93
Scott Wood3ea94ed2015-06-26 19:03:26 -050094/*
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +090095 * Indexed Addressing - address translation module intervenes in passing the
96 * control information. This mode reduces the required address range. The
97 * control information and transferred data are latched by the registers in
98 * the translation module.
Scott Wood3ea94ed2015-06-26 19:03:26 -050099 */
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900100static u32 denali_indexed_read(struct denali_nand_info *denali, u32 addr)
Chin Liang See03534df2014-09-12 00:42:17 -0500101{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900102 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
103 return ioread32(denali->host + DENALI_INDEXED_DATA);
Chin Liang See03534df2014-09-12 00:42:17 -0500104}
105
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900106static void denali_indexed_write(struct denali_nand_info *denali, u32 addr,
107 u32 data)
Chin Liang See03534df2014-09-12 00:42:17 -0500108{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900109 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
110 iowrite32(data, denali->host + DENALI_INDEXED_DATA);
Chin Liang See03534df2014-09-12 00:42:17 -0500111}
112
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900113/*
114 * Use the configuration feature register to determine the maximum number of
115 * banks that the hardware supports.
116 */
117static void denali_detect_max_banks(struct denali_nand_info *denali)
Chin Liang See03534df2014-09-12 00:42:17 -0500118{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900119 uint32_t features = ioread32(denali->reg + FEATURES);
Chin Liang See03534df2014-09-12 00:42:17 -0500120
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900121 denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
Chin Liang See03534df2014-09-12 00:42:17 -0500122
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900123 /* the encoding changed from rev 5.0 to 5.1 */
124 if (denali->revision < 0x0501)
125 denali->max_banks <<= 1;
Chin Liang See03534df2014-09-12 00:42:17 -0500126}
127
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900128static void __maybe_unused denali_enable_irq(struct denali_nand_info *denali)
Chin Liang See03534df2014-09-12 00:42:17 -0500129{
Scott Wood3ea94ed2015-06-26 19:03:26 -0500130 int i;
Chin Liang See03534df2014-09-12 00:42:17 -0500131
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900132 for (i = 0; i < DENALI_NR_BANKS; i++)
133 iowrite32(U32_MAX, denali->reg + INTR_EN(i));
134 iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
Chin Liang See03534df2014-09-12 00:42:17 -0500135}
136
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900137static void __maybe_unused denali_disable_irq(struct denali_nand_info *denali)
Chin Liang See03534df2014-09-12 00:42:17 -0500138{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900139 int i;
Chin Liang See03534df2014-09-12 00:42:17 -0500140
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900141 for (i = 0; i < DENALI_NR_BANKS; i++)
142 iowrite32(0, denali->reg + INTR_EN(i));
143 iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
144}
Chin Liang See03534df2014-09-12 00:42:17 -0500145
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900146static void denali_clear_irq(struct denali_nand_info *denali,
147 int bank, uint32_t irq_status)
148{
149 /* write one to clear bits */
150 iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
151}
Chin Liang See03534df2014-09-12 00:42:17 -0500152
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900153static void denali_clear_irq_all(struct denali_nand_info *denali)
154{
155 int i;
Chin Liang See03534df2014-09-12 00:42:17 -0500156
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900157 for (i = 0; i < DENALI_NR_BANKS; i++)
158 denali_clear_irq(denali, i, U32_MAX);
159}
Chin Liang See03534df2014-09-12 00:42:17 -0500160
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900161static void __denali_check_irq(struct denali_nand_info *denali)
162{
163 uint32_t irq_status;
164 int i;
Chin Liang See03534df2014-09-12 00:42:17 -0500165
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900166 for (i = 0; i < DENALI_NR_BANKS; i++) {
167 irq_status = ioread32(denali->reg + INTR_STATUS(i));
168 denali_clear_irq(denali, i, irq_status);
Chin Liang See03534df2014-09-12 00:42:17 -0500169
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900170 if (i != denali->active_bank)
171 continue;
Chin Liang See03534df2014-09-12 00:42:17 -0500172
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900173 denali->irq_status |= irq_status;
Chin Liang See03534df2014-09-12 00:42:17 -0500174 }
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900175}
Chin Liang See03534df2014-09-12 00:42:17 -0500176
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900177static void denali_reset_irq(struct denali_nand_info *denali)
178{
179 denali->irq_status = 0;
180 denali->irq_mask = 0;
181}
Chin Liang See03534df2014-09-12 00:42:17 -0500182
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900183static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
184 uint32_t irq_mask)
185{
186 unsigned long time_left = 1000000;
Chin Liang See03534df2014-09-12 00:42:17 -0500187
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900188 while (time_left) {
189 __denali_check_irq(denali);
Chin Liang See03534df2014-09-12 00:42:17 -0500190
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900191 if (irq_mask & denali->irq_status)
192 return denali->irq_status;
193 udelay(1);
194 time_left--;
Chin Liang See03534df2014-09-12 00:42:17 -0500195 }
196
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900197 if (!time_left) {
198 dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
199 irq_mask);
200 return 0;
201 }
Chin Liang See03534df2014-09-12 00:42:17 -0500202
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900203 return denali->irq_status;
Chin Liang See03534df2014-09-12 00:42:17 -0500204}
205
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900206static uint32_t denali_check_irq(struct denali_nand_info *denali)
Chin Liang See03534df2014-09-12 00:42:17 -0500207{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900208 __denali_check_irq(denali);
Scott Wood3ea94ed2015-06-26 19:03:26 -0500209
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900210 return denali->irq_status;
Chin Liang See03534df2014-09-12 00:42:17 -0500211}
212
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900213static void denali_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Chin Liang See03534df2014-09-12 00:42:17 -0500214{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900215 struct denali_nand_info *denali = mtd_to_denali(mtd);
216 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
217 int i;
218
219 for (i = 0; i < len; i++)
220 buf[i] = denali->host_read(denali, addr);
Chin Liang See03534df2014-09-12 00:42:17 -0500221}
222
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900223static void denali_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Chin Liang See03534df2014-09-12 00:42:17 -0500224{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900225 struct denali_nand_info *denali = mtd_to_denali(mtd);
226 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
227 int i;
Chin Liang See03534df2014-09-12 00:42:17 -0500228
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900229 for (i = 0; i < len; i++)
230 denali->host_write(denali, addr, buf[i]);
Chin Liang See03534df2014-09-12 00:42:17 -0500231}
232
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900233static void denali_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Chin Liang See03534df2014-09-12 00:42:17 -0500234{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900235 struct denali_nand_info *denali = mtd_to_denali(mtd);
236 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
237 uint16_t *buf16 = (uint16_t *)buf;
238 int i;
Chin Liang See03534df2014-09-12 00:42:17 -0500239
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900240 for (i = 0; i < len / 2; i++)
241 buf16[i] = denali->host_read(denali, addr);
Chin Liang See03534df2014-09-12 00:42:17 -0500242}
243
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900244static void denali_write_buf16(struct mtd_info *mtd, const uint8_t *buf,
245 int len)
Chin Liang See03534df2014-09-12 00:42:17 -0500246{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900247 struct denali_nand_info *denali = mtd_to_denali(mtd);
248 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
249 const uint16_t *buf16 = (const uint16_t *)buf;
Chin Liang See03534df2014-09-12 00:42:17 -0500250 int i;
251
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900252 for (i = 0; i < len / 2; i++)
253 denali->host_write(denali, addr, buf16[i]);
Chin Liang See03534df2014-09-12 00:42:17 -0500254}
255
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900256static uint8_t denali_read_byte(struct mtd_info *mtd)
Chin Liang See03534df2014-09-12 00:42:17 -0500257{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900258 uint8_t byte;
Masahiro Yamada54fde8e2017-09-15 21:43:19 +0900259
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900260 denali_read_buf(mtd, &byte, 1);
Masahiro Yamada54fde8e2017-09-15 21:43:19 +0900261
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900262 return byte;
Chin Liang See03534df2014-09-12 00:42:17 -0500263}
264
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900265static void denali_write_byte(struct mtd_info *mtd, uint8_t byte)
Chin Liang See03534df2014-09-12 00:42:17 -0500266{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900267 denali_write_buf(mtd, &byte, 1);
Chin Liang See03534df2014-09-12 00:42:17 -0500268}
269
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900270static uint16_t denali_read_word(struct mtd_info *mtd)
Chin Liang See03534df2014-09-12 00:42:17 -0500271{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900272 uint16_t word;
Chin Liang See03534df2014-09-12 00:42:17 -0500273
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900274 denali_read_buf16(mtd, (uint8_t *)&word, 2);
Chin Liang See03534df2014-09-12 00:42:17 -0500275
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900276 return word;
277}
Chin Liang See03534df2014-09-12 00:42:17 -0500278
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900279static void denali_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
280{
281 struct denali_nand_info *denali = mtd_to_denali(mtd);
282 uint32_t type;
Chin Liang See03534df2014-09-12 00:42:17 -0500283
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900284 if (ctrl & NAND_CLE)
285 type = DENALI_MAP11_CMD;
286 else if (ctrl & NAND_ALE)
287 type = DENALI_MAP11_ADDR;
288 else
289 return;
Chin Liang See03534df2014-09-12 00:42:17 -0500290
Scott Wood3ea94ed2015-06-26 19:03:26 -0500291 /*
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900292 * Some commands are followed by chip->dev_ready or chip->waitfunc.
293 * irq_status must be cleared here to catch the R/B# interrupt later.
Chin Liang See03534df2014-09-12 00:42:17 -0500294 */
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900295 if (ctrl & NAND_CTRL_CHANGE)
296 denali_reset_irq(denali);
Chin Liang See03534df2014-09-12 00:42:17 -0500297
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900298 denali->host_write(denali, DENALI_BANK(denali) | type, dat);
Chin Liang See03534df2014-09-12 00:42:17 -0500299}
300
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900301static int denali_dev_ready(struct mtd_info *mtd)
Chin Liang See03534df2014-09-12 00:42:17 -0500302{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900303 struct denali_nand_info *denali = mtd_to_denali(mtd);
304
305 return !!(denali_check_irq(denali) & INTR__INT_ACT);
Chin Liang See03534df2014-09-12 00:42:17 -0500306}
307
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900308static int denali_check_erased_page(struct mtd_info *mtd,
309 struct nand_chip *chip, uint8_t *buf,
310 unsigned long uncor_ecc_flags,
311 unsigned int max_bitflips)
Chin Liang See03534df2014-09-12 00:42:17 -0500312{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900313 uint8_t *ecc_code = chip->buffers->ecccode;
314 int ecc_steps = chip->ecc.steps;
315 int ecc_size = chip->ecc.size;
316 int ecc_bytes = chip->ecc.bytes;
317 int i, ret, stat;
Chin Liang See03534df2014-09-12 00:42:17 -0500318
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900319 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
320 chip->ecc.total);
321 if (ret)
322 return ret;
Chin Liang See03534df2014-09-12 00:42:17 -0500323
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900324 for (i = 0; i < ecc_steps; i++) {
325 if (!(uncor_ecc_flags & BIT(i)))
326 continue;
Chin Liang See03534df2014-09-12 00:42:17 -0500327
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900328 stat = nand_check_erased_ecc_chunk(buf, ecc_size,
329 ecc_code, ecc_bytes,
330 NULL, 0,
331 chip->ecc.strength);
332 if (stat < 0) {
333 mtd->ecc_stats.failed++;
334 } else {
335 mtd->ecc_stats.corrected += stat;
336 max_bitflips = max_t(unsigned int, max_bitflips, stat);
337 }
Chin Liang See03534df2014-09-12 00:42:17 -0500338
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900339 buf += ecc_size;
340 ecc_code += ecc_bytes;
341 }
342
343 return max_bitflips;
Chin Liang See03534df2014-09-12 00:42:17 -0500344}
345
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900346static int denali_hw_ecc_fixup(struct mtd_info *mtd,
347 struct denali_nand_info *denali,
348 unsigned long *uncor_ecc_flags)
Chin Liang See03534df2014-09-12 00:42:17 -0500349{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900350 struct nand_chip *chip = mtd_to_nand(mtd);
351 int bank = denali->active_bank;
352 uint32_t ecc_cor;
353 unsigned int max_bitflips;
Chin Liang See03534df2014-09-12 00:42:17 -0500354
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900355 ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
356 ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
357
358 if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
359 /*
360 * This flag is set when uncorrectable error occurs at least in
361 * one ECC sector. We can not know "how many sectors", or
362 * "which sector(s)". We need erase-page check for all sectors.
363 */
364 *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
365 return 0;
366 }
Chin Liang See03534df2014-09-12 00:42:17 -0500367
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900368 max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
369
370 /*
371 * The register holds the maximum of per-sector corrected bitflips.
372 * This is suitable for the return value of the ->read_page() callback.
373 * Unfortunately, we can not know the total number of corrected bits in
374 * the page. Increase the stats by max_bitflips. (compromised solution)
375 */
376 mtd->ecc_stats.corrected += max_bitflips;
377
378 return max_bitflips;
Chin Liang See03534df2014-09-12 00:42:17 -0500379}
380
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900381static int denali_sw_ecc_fixup(struct mtd_info *mtd,
382 struct denali_nand_info *denali,
383 unsigned long *uncor_ecc_flags, uint8_t *buf)
Chin Liang See03534df2014-09-12 00:42:17 -0500384{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900385 unsigned int ecc_size = denali->nand.ecc.size;
386 unsigned int bitflips = 0;
387 unsigned int max_bitflips = 0;
388 uint32_t err_addr, err_cor_info;
389 unsigned int err_byte, err_sector, err_device;
390 uint8_t err_cor_value;
391 unsigned int prev_sector = 0;
392 uint32_t irq_status;
Chin Liang See03534df2014-09-12 00:42:17 -0500393
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900394 denali_reset_irq(denali);
Chin Liang See03534df2014-09-12 00:42:17 -0500395
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900396 do {
397 err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
398 err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
399 err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
Chin Liang See03534df2014-09-12 00:42:17 -0500400
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900401 err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
402 err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
403 err_cor_info);
404 err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
405 err_cor_info);
Chin Liang See03534df2014-09-12 00:42:17 -0500406
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900407 /* reset the bitflip counter when crossing ECC sector */
408 if (err_sector != prev_sector)
409 bitflips = 0;
Chin Liang See03534df2014-09-12 00:42:17 -0500410
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900411 if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
412 /*
413 * Check later if this is a real ECC error, or
414 * an erased sector.
415 */
416 *uncor_ecc_flags |= BIT(err_sector);
417 } else if (err_byte < ecc_size) {
418 /*
419 * If err_byte is larger than ecc_size, means error
420 * happened in OOB, so we ignore it. It's no need for
421 * us to correct it err_device is represented the NAND
422 * error bits are happened in if there are more than
423 * one NAND connected.
424 */
425 int offset;
426 unsigned int flips_in_byte;
Chin Liang See03534df2014-09-12 00:42:17 -0500427
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900428 offset = (err_sector * ecc_size + err_byte) *
429 denali->devs_per_cs + err_device;
Chin Liang See03534df2014-09-12 00:42:17 -0500430
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900431 /* correct the ECC error */
432 flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
433 buf[offset] ^= err_cor_value;
434 mtd->ecc_stats.corrected += flips_in_byte;
435 bitflips += flips_in_byte;
Chin Liang See03534df2014-09-12 00:42:17 -0500436
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900437 max_bitflips = max(max_bitflips, bitflips);
438 }
Chin Liang See03534df2014-09-12 00:42:17 -0500439
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900440 prev_sector = err_sector;
441 } while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
Chin Liang See03534df2014-09-12 00:42:17 -0500442
Scott Wood3ea94ed2015-06-26 19:03:26 -0500443 /*
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900444 * Once handle all ECC errors, controller will trigger an
445 * ECC_TRANSACTION_DONE interrupt.
Scott Wood3ea94ed2015-06-26 19:03:26 -0500446 */
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900447 irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
448 if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
449 return -EIO;
Chin Liang See03534df2014-09-12 00:42:17 -0500450
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900451 return max_bitflips;
Chin Liang See03534df2014-09-12 00:42:17 -0500452}
453
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900454static void denali_setup_dma64(struct denali_nand_info *denali,
455 dma_addr_t dma_addr, int page, int write)
Chin Liang See03534df2014-09-12 00:42:17 -0500456{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900457 uint32_t mode;
458 const int page_count = 1;
Chin Liang See03534df2014-09-12 00:42:17 -0500459
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900460 mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
Chin Liang See03534df2014-09-12 00:42:17 -0500461
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900462 /* DMA is a three step process */
Chin Liang See03534df2014-09-12 00:42:17 -0500463
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900464 /*
465 * 1. setup transfer type, interrupt when complete,
466 * burst len = 64 bytes, the number of pages
467 */
468 denali->host_write(denali, mode,
469 0x01002000 | (64 << 16) | (write << 8) | page_count);
Chin Liang See03534df2014-09-12 00:42:17 -0500470
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900471 /* 2. set memory low address */
472 denali->host_write(denali, mode, lower_32_bits(dma_addr));
Chin Liang See03534df2014-09-12 00:42:17 -0500473
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900474 /* 3. set memory high address */
475 denali->host_write(denali, mode, upper_32_bits(dma_addr));
Chin Liang See03534df2014-09-12 00:42:17 -0500476}
477
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900478static void denali_setup_dma32(struct denali_nand_info *denali,
479 dma_addr_t dma_addr, int page, int write)
Chin Liang See03534df2014-09-12 00:42:17 -0500480{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900481 uint32_t mode;
482 const int page_count = 1;
Chin Liang See03534df2014-09-12 00:42:17 -0500483
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900484 mode = DENALI_MAP10 | DENALI_BANK(denali);
Chin Liang See03534df2014-09-12 00:42:17 -0500485
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900486 /* DMA is a four step process */
Chin Liang See03534df2014-09-12 00:42:17 -0500487
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900488 /* 1. setup transfer type and # of pages */
489 denali->host_write(denali, mode | page,
490 0x2000 | (write << 8) | page_count);
Chin Liang See03534df2014-09-12 00:42:17 -0500491
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900492 /* 2. set memory high address bits 23:8 */
493 denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
Chin Liang See03534df2014-09-12 00:42:17 -0500494
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900495 /* 3. set memory low address bits 23:8 */
496 denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
Chin Liang See03534df2014-09-12 00:42:17 -0500497
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900498 /* 4. interrupt when complete, burst len = 64 bytes */
499 denali->host_write(denali, mode | 0x14000, 0x2400);
Chin Liang See03534df2014-09-12 00:42:17 -0500500}
501
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900502static int denali_pio_read(struct denali_nand_info *denali, void *buf,
503 size_t size, int page, int raw)
Chin Liang See03534df2014-09-12 00:42:17 -0500504{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900505 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
506 uint32_t *buf32 = (uint32_t *)buf;
507 uint32_t irq_status, ecc_err_mask;
508 int i;
Chin Liang See03534df2014-09-12 00:42:17 -0500509
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900510 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
511 ecc_err_mask = INTR__ECC_UNCOR_ERR;
512 else
513 ecc_err_mask = INTR__ECC_ERR;
Chin Liang See03534df2014-09-12 00:42:17 -0500514
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900515 denali_reset_irq(denali);
Chin Liang See03534df2014-09-12 00:42:17 -0500516
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900517 for (i = 0; i < size / 4; i++)
518 *buf32++ = denali->host_read(denali, addr);
Chin Liang See03534df2014-09-12 00:42:17 -0500519
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900520 irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
521 if (!(irq_status & INTR__PAGE_XFER_INC))
522 return -EIO;
Chin Liang See03534df2014-09-12 00:42:17 -0500523
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900524 if (irq_status & INTR__ERASED_PAGE)
525 memset(buf, 0xff, size);
526
527 return irq_status & ecc_err_mask ? -EBADMSG : 0;
Chin Liang See03534df2014-09-12 00:42:17 -0500528}
529
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900530static int denali_pio_write(struct denali_nand_info *denali,
531 const void *buf, size_t size, int page, int raw)
Chin Liang See03534df2014-09-12 00:42:17 -0500532{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900533 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
534 const uint32_t *buf32 = (uint32_t *)buf;
535 uint32_t irq_status;
Scott Wood3ea94ed2015-06-26 19:03:26 -0500536 int i;
537
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900538 denali_reset_irq(denali);
539
540 for (i = 0; i < size / 4; i++)
541 denali->host_write(denali, addr, *buf32++);
542
543 irq_status = denali_wait_for_irq(denali,
544 INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
545 if (!(irq_status & INTR__PROGRAM_COMP))
546 return -EIO;
547
548 return 0;
Chin Liang See03534df2014-09-12 00:42:17 -0500549}
550
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900551static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
552 size_t size, int page, int raw, int write)
Chin Liang See03534df2014-09-12 00:42:17 -0500553{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900554 if (write)
555 return denali_pio_write(denali, buf, size, page, raw);
556 else
557 return denali_pio_read(denali, buf, size, page, raw);
Chin Liang See03534df2014-09-12 00:42:17 -0500558}
559
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900560static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
561 size_t size, int page, int raw, int write)
Chin Liang See03534df2014-09-12 00:42:17 -0500562{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900563 dma_addr_t dma_addr;
564 uint32_t irq_mask, irq_status, ecc_err_mask;
565 enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
566 int ret = 0;
Chin Liang See03534df2014-09-12 00:42:17 -0500567
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900568 dma_addr = dma_map_single(denali->dev, buf, size, dir);
569 if (dma_mapping_error(denali->dev, dma_addr)) {
570 dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
571 return denali_pio_xfer(denali, buf, size, page, raw, write);
572 }
Chin Liang See03534df2014-09-12 00:42:17 -0500573
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900574 if (write) {
575 /*
576 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
577 * We can use INTR__DMA_CMD_COMP instead. This flag is asserted
578 * when the page program is completed.
579 */
580 irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
581 ecc_err_mask = 0;
582 } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
583 irq_mask = INTR__DMA_CMD_COMP;
584 ecc_err_mask = INTR__ECC_UNCOR_ERR;
585 } else {
586 irq_mask = INTR__DMA_CMD_COMP;
587 ecc_err_mask = INTR__ECC_ERR;
588 }
Chin Liang See03534df2014-09-12 00:42:17 -0500589
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900590 iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
Masahiro Yamada9ea23972018-12-19 20:03:19 +0900591 /*
592 * The ->setup_dma() hook kicks DMA by using the data/command
593 * interface, which belongs to a different AXI port from the
594 * register interface. Read back the register to avoid a race.
595 */
596 ioread32(denali->reg + DMA_ENABLE);
Chin Liang See03534df2014-09-12 00:42:17 -0500597
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900598 denali_reset_irq(denali);
599 denali->setup_dma(denali, dma_addr, page, write);
Chin Liang See03534df2014-09-12 00:42:17 -0500600
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900601 irq_status = denali_wait_for_irq(denali, irq_mask);
602 if (!(irq_status & INTR__DMA_CMD_COMP))
603 ret = -EIO;
604 else if (irq_status & ecc_err_mask)
605 ret = -EBADMSG;
Chin Liang See03534df2014-09-12 00:42:17 -0500606
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900607 iowrite32(0, denali->reg + DMA_ENABLE);
Chin Liang See03534df2014-09-12 00:42:17 -0500608
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900609 dma_unmap_single(denali->dev, dma_addr, size, dir);
Chin Liang See03534df2014-09-12 00:42:17 -0500610
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900611 if (irq_status & INTR__ERASED_PAGE)
612 memset(buf, 0xff, size);
Chin Liang See03534df2014-09-12 00:42:17 -0500613
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900614 return ret;
Chin Liang See03534df2014-09-12 00:42:17 -0500615}
616
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900617static int denali_data_xfer(struct denali_nand_info *denali, void *buf,
618 size_t size, int page, int raw, int write)
Chin Liang See03534df2014-09-12 00:42:17 -0500619{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900620 iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
621 iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0,
622 denali->reg + TRANSFER_SPARE_REG);
Chin Liang See03534df2014-09-12 00:42:17 -0500623
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900624 if (denali->dma_avail)
625 return denali_dma_xfer(denali, buf, size, page, raw, write);
626 else
627 return denali_pio_xfer(denali, buf, size, page, raw, write);
628}
Chin Liang See03534df2014-09-12 00:42:17 -0500629
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900630static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip,
631 int page, int write)
632{
633 struct denali_nand_info *denali = mtd_to_denali(mtd);
634 unsigned int start_cmd = write ? NAND_CMD_SEQIN : NAND_CMD_READ0;
635 unsigned int rnd_cmd = write ? NAND_CMD_RNDIN : NAND_CMD_RNDOUT;
636 int writesize = mtd->writesize;
637 int oobsize = mtd->oobsize;
638 uint8_t *bufpoi = chip->oob_poi;
639 int ecc_steps = chip->ecc.steps;
640 int ecc_size = chip->ecc.size;
641 int ecc_bytes = chip->ecc.bytes;
642 int oob_skip = denali->oob_skip_bytes;
643 size_t size = writesize + oobsize;
644 int i, pos, len;
Chin Liang See03534df2014-09-12 00:42:17 -0500645
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900646 /* BBM at the beginning of the OOB area */
647 chip->cmdfunc(mtd, start_cmd, writesize, page);
648 if (write)
649 chip->write_buf(mtd, bufpoi, oob_skip);
650 else
651 chip->read_buf(mtd, bufpoi, oob_skip);
652 bufpoi += oob_skip;
Chin Liang See03534df2014-09-12 00:42:17 -0500653
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900654 /* OOB ECC */
655 for (i = 0; i < ecc_steps; i++) {
656 pos = ecc_size + i * (ecc_size + ecc_bytes);
657 len = ecc_bytes;
Chin Liang See03534df2014-09-12 00:42:17 -0500658
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900659 if (pos >= writesize)
660 pos += oob_skip;
661 else if (pos + len > writesize)
662 len = writesize - pos;
Chin Liang See03534df2014-09-12 00:42:17 -0500663
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900664 chip->cmdfunc(mtd, rnd_cmd, pos, -1);
665 if (write)
666 chip->write_buf(mtd, bufpoi, len);
667 else
668 chip->read_buf(mtd, bufpoi, len);
669 bufpoi += len;
670 if (len < ecc_bytes) {
671 len = ecc_bytes - len;
672 chip->cmdfunc(mtd, rnd_cmd, writesize + oob_skip, -1);
673 if (write)
674 chip->write_buf(mtd, bufpoi, len);
675 else
676 chip->read_buf(mtd, bufpoi, len);
677 bufpoi += len;
678 }
679 }
Chin Liang See03534df2014-09-12 00:42:17 -0500680
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900681 /* OOB free */
682 len = oobsize - (bufpoi - chip->oob_poi);
683 chip->cmdfunc(mtd, rnd_cmd, size - len, -1);
684 if (write)
685 chip->write_buf(mtd, bufpoi, len);
686 else
687 chip->read_buf(mtd, bufpoi, len);
Chin Liang See03534df2014-09-12 00:42:17 -0500688}
689
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900690static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
691 uint8_t *buf, int oob_required, int page)
Chin Liang See03534df2014-09-12 00:42:17 -0500692{
693 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900694 int writesize = mtd->writesize;
695 int oobsize = mtd->oobsize;
696 int ecc_steps = chip->ecc.steps;
697 int ecc_size = chip->ecc.size;
698 int ecc_bytes = chip->ecc.bytes;
699 void *tmp_buf = denali->buf;
700 int oob_skip = denali->oob_skip_bytes;
701 size_t size = writesize + oobsize;
702 int ret, i, pos, len;
Chin Liang See03534df2014-09-12 00:42:17 -0500703
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900704 ret = denali_data_xfer(denali, tmp_buf, size, page, 1, 0);
705 if (ret)
706 return ret;
Chin Liang See03534df2014-09-12 00:42:17 -0500707
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900708 /* Arrange the buffer for syndrome payload/ecc layout */
709 if (buf) {
710 for (i = 0; i < ecc_steps; i++) {
711 pos = i * (ecc_size + ecc_bytes);
712 len = ecc_size;
Chin Liang See03534df2014-09-12 00:42:17 -0500713
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900714 if (pos >= writesize)
715 pos += oob_skip;
716 else if (pos + len > writesize)
717 len = writesize - pos;
Chin Liang See03534df2014-09-12 00:42:17 -0500718
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900719 memcpy(buf, tmp_buf + pos, len);
720 buf += len;
721 if (len < ecc_size) {
722 len = ecc_size - len;
723 memcpy(buf, tmp_buf + writesize + oob_skip,
724 len);
725 buf += len;
726 }
727 }
728 }
Chin Liang See03534df2014-09-12 00:42:17 -0500729
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900730 if (oob_required) {
731 uint8_t *oob = chip->oob_poi;
Chin Liang See03534df2014-09-12 00:42:17 -0500732
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900733 /* BBM at the beginning of the OOB area */
734 memcpy(oob, tmp_buf + writesize, oob_skip);
735 oob += oob_skip;
Chin Liang See03534df2014-09-12 00:42:17 -0500736
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900737 /* OOB ECC */
738 for (i = 0; i < ecc_steps; i++) {
739 pos = ecc_size + i * (ecc_size + ecc_bytes);
740 len = ecc_bytes;
741
742 if (pos >= writesize)
743 pos += oob_skip;
744 else if (pos + len > writesize)
745 len = writesize - pos;
746
747 memcpy(oob, tmp_buf + pos, len);
748 oob += len;
749 if (len < ecc_bytes) {
750 len = ecc_bytes - len;
751 memcpy(oob, tmp_buf + writesize + oob_skip,
752 len);
753 oob += len;
754 }
755 }
756
757 /* OOB free */
758 len = oobsize - (oob - chip->oob_poi);
759 memcpy(oob, tmp_buf + size - len, len);
Chin Liang See03534df2014-09-12 00:42:17 -0500760 }
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900761
Chin Liang See03534df2014-09-12 00:42:17 -0500762 return 0;
763}
764
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900765static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
766 int page)
Chin Liang See03534df2014-09-12 00:42:17 -0500767{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900768 denali_oob_xfer(mtd, chip, page, 0);
Chin Liang See03534df2014-09-12 00:42:17 -0500769
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900770 return 0;
Chin Liang See03534df2014-09-12 00:42:17 -0500771}
772
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900773static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
774 int page)
Chin Liang See03534df2014-09-12 00:42:17 -0500775{
776 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900777 int status;
Chin Liang See03534df2014-09-12 00:42:17 -0500778
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900779 denali_reset_irq(denali);
Chin Liang See03534df2014-09-12 00:42:17 -0500780
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900781 denali_oob_xfer(mtd, chip, page, 1);
Chin Liang See03534df2014-09-12 00:42:17 -0500782
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900783 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
784 status = chip->waitfunc(mtd, chip);
Chin Liang See03534df2014-09-12 00:42:17 -0500785
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900786 return status & NAND_STATUS_FAIL ? -EIO : 0;
Chin Liang See03534df2014-09-12 00:42:17 -0500787}
788
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900789static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip,
790 uint8_t *buf, int oob_required, int page)
Chin Liang See03534df2014-09-12 00:42:17 -0500791{
792 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900793 unsigned long uncor_ecc_flags = 0;
794 int stat = 0;
795 int ret;
Chin Liang See03534df2014-09-12 00:42:17 -0500796
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900797 ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0);
798 if (ret && ret != -EBADMSG)
799 return ret;
Chin Liang See03534df2014-09-12 00:42:17 -0500800
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900801 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
802 stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags);
803 else if (ret == -EBADMSG)
804 stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf);
Chin Liang See03534df2014-09-12 00:42:17 -0500805
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900806 if (stat < 0)
807 return stat;
Chin Liang See03534df2014-09-12 00:42:17 -0500808
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900809 if (uncor_ecc_flags) {
810 ret = denali_read_oob(mtd, chip, page);
811 if (ret)
812 return ret;
Chin Liang See03534df2014-09-12 00:42:17 -0500813
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900814 stat = denali_check_erased_page(mtd, chip, buf,
815 uncor_ecc_flags, stat);
Chin Liang See03534df2014-09-12 00:42:17 -0500816 }
817
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900818 return stat;
Chin Liang See03534df2014-09-12 00:42:17 -0500819}
820
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900821static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
822 const uint8_t *buf, int oob_required, int page)
Chin Liang See03534df2014-09-12 00:42:17 -0500823{
824 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900825 int writesize = mtd->writesize;
826 int oobsize = mtd->oobsize;
827 int ecc_steps = chip->ecc.steps;
828 int ecc_size = chip->ecc.size;
829 int ecc_bytes = chip->ecc.bytes;
830 void *tmp_buf = denali->buf;
831 int oob_skip = denali->oob_skip_bytes;
832 size_t size = writesize + oobsize;
833 int i, pos, len;
Chin Liang See03534df2014-09-12 00:42:17 -0500834
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900835 /*
836 * Fill the buffer with 0xff first except the full page transfer.
837 * This simplifies the logic.
838 */
839 if (!buf || !oob_required)
840 memset(tmp_buf, 0xff, size);
841
842 /* Arrange the buffer for syndrome payload/ecc layout */
843 if (buf) {
844 for (i = 0; i < ecc_steps; i++) {
845 pos = i * (ecc_size + ecc_bytes);
846 len = ecc_size;
847
848 if (pos >= writesize)
849 pos += oob_skip;
850 else if (pos + len > writesize)
851 len = writesize - pos;
852
853 memcpy(tmp_buf + pos, buf, len);
854 buf += len;
855 if (len < ecc_size) {
856 len = ecc_size - len;
857 memcpy(tmp_buf + writesize + oob_skip, buf,
858 len);
859 buf += len;
860 }
861 }
Chin Liang See03534df2014-09-12 00:42:17 -0500862 }
863
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900864 if (oob_required) {
865 const uint8_t *oob = chip->oob_poi;
Chin Liang See03534df2014-09-12 00:42:17 -0500866
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900867 /* BBM at the beginning of the OOB area */
868 memcpy(tmp_buf + writesize, oob, oob_skip);
869 oob += oob_skip;
Chin Liang See03534df2014-09-12 00:42:17 -0500870
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900871 /* OOB ECC */
872 for (i = 0; i < ecc_steps; i++) {
873 pos = ecc_size + i * (ecc_size + ecc_bytes);
874 len = ecc_bytes;
Chin Liang See03534df2014-09-12 00:42:17 -0500875
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900876 if (pos >= writesize)
877 pos += oob_skip;
878 else if (pos + len > writesize)
879 len = writesize - pos;
Chin Liang See03534df2014-09-12 00:42:17 -0500880
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900881 memcpy(tmp_buf + pos, oob, len);
882 oob += len;
883 if (len < ecc_bytes) {
884 len = ecc_bytes - len;
885 memcpy(tmp_buf + writesize + oob_skip, oob,
886 len);
887 oob += len;
888 }
Chin Liang See03534df2014-09-12 00:42:17 -0500889 }
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900890
891 /* OOB free */
892 len = oobsize - (oob - chip->oob_poi);
893 memcpy(tmp_buf + size - len, oob, len);
Chin Liang See03534df2014-09-12 00:42:17 -0500894 }
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900895
896 return denali_data_xfer(denali, tmp_buf, size, page, 1, 1);
Chin Liang See03534df2014-09-12 00:42:17 -0500897}
898
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900899static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
900 const uint8_t *buf, int oob_required, int page)
Chin Liang See03534df2014-09-12 00:42:17 -0500901{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900902 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chin Liang See03534df2014-09-12 00:42:17 -0500903
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900904 return denali_data_xfer(denali, (void *)buf, mtd->writesize,
905 page, 0, 1);
Chin Liang See03534df2014-09-12 00:42:17 -0500906}
907
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900908static void denali_select_chip(struct mtd_info *mtd, int chip)
Chin Liang See03534df2014-09-12 00:42:17 -0500909{
910 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chin Liang See03534df2014-09-12 00:42:17 -0500911
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900912 denali->active_bank = chip;
Chin Liang See03534df2014-09-12 00:42:17 -0500913}
914
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900915static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
Chin Liang See03534df2014-09-12 00:42:17 -0500916{
917 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900918 uint32_t irq_status;
Chin Liang See03534df2014-09-12 00:42:17 -0500919
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900920 /* R/B# pin transitioned from low to high? */
921 irq_status = denali_wait_for_irq(denali, INTR__INT_ACT);
Chin Liang See03534df2014-09-12 00:42:17 -0500922
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900923 return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL;
Chin Liang See03534df2014-09-12 00:42:17 -0500924}
925
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900926static int denali_erase(struct mtd_info *mtd, int page)
Chin Liang See03534df2014-09-12 00:42:17 -0500927{
928 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900929 uint32_t irq_status;
Chin Liang See03534df2014-09-12 00:42:17 -0500930
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900931 denali_reset_irq(denali);
Chin Liang See03534df2014-09-12 00:42:17 -0500932
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900933 denali->host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page,
934 DENALI_ERASE);
Scott Wood3ea94ed2015-06-26 19:03:26 -0500935
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900936 /* wait for erase to complete or failure to occur */
937 irq_status = denali_wait_for_irq(denali,
938 INTR__ERASE_COMP | INTR__ERASE_FAIL);
Chin Liang See03534df2014-09-12 00:42:17 -0500939
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900940 return irq_status & INTR__ERASE_COMP ? 0 : NAND_STATUS_FAIL;
Chin Liang See03534df2014-09-12 00:42:17 -0500941}
942
Masahiro Yamada59a1f3e2017-11-29 19:18:18 +0900943static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr,
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900944 const struct nand_data_interface *conf)
Chin Liang See03534df2014-09-12 00:42:17 -0500945{
946 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900947 const struct nand_sdr_timings *timings;
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +0900948 unsigned long t_x, mult_x;
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900949 int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
950 int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
951 int addr_2_data_mask;
952 uint32_t tmp;
Scott Wood3ea94ed2015-06-26 19:03:26 -0500953
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900954 timings = nand_get_sdr_timings(conf);
955 if (IS_ERR(timings))
956 return PTR_ERR(timings);
Chin Liang See03534df2014-09-12 00:42:17 -0500957
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900958 /* clk_x period in picoseconds */
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +0900959 t_x = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
960 if (!t_x)
961 return -EINVAL;
962
963 /*
964 * The bus interface clock, clk_x, is phase aligned with the core clock.
965 * The clk_x is an integral multiple N of the core clk. The value N is
966 * configured at IP delivery time, and its available value is 4, 5, 6.
967 */
968 mult_x = DIV_ROUND_CLOSEST_ULL(denali->clk_x_rate, denali->clk_rate);
969 if (mult_x < 4 || mult_x > 6)
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900970 return -EINVAL;
Chin Liang See03534df2014-09-12 00:42:17 -0500971
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900972 if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
973 return 0;
Chin Liang See03534df2014-09-12 00:42:17 -0500974
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900975 /* tREA -> ACC_CLKS */
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +0900976 acc_clks = DIV_ROUND_UP(timings->tREA_max, t_x);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900977 acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
978
979 tmp = ioread32(denali->reg + ACC_CLKS);
980 tmp &= ~ACC_CLKS__VALUE;
981 tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
982 iowrite32(tmp, denali->reg + ACC_CLKS);
983
984 /* tRWH -> RE_2_WE */
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +0900985 re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_x);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900986 re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
Chin Liang See03534df2014-09-12 00:42:17 -0500987
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900988 tmp = ioread32(denali->reg + RE_2_WE);
989 tmp &= ~RE_2_WE__VALUE;
990 tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
991 iowrite32(tmp, denali->reg + RE_2_WE);
992
993 /* tRHZ -> RE_2_RE */
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +0900994 re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_x);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +0900995 re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
996
997 tmp = ioread32(denali->reg + RE_2_RE);
998 tmp &= ~RE_2_RE__VALUE;
999 tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
1000 iowrite32(tmp, denali->reg + RE_2_RE);
1001
1002 /*
1003 * tCCS, tWHR -> WE_2_RE
1004 *
1005 * With WE_2_RE properly set, the Denali controller automatically takes
1006 * care of the delay; the driver need not set NAND_WAIT_TCCS.
1007 */
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +09001008 we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001009 we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
1010
1011 tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
1012 tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
1013 tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
1014 iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
1015
1016 /* tADL -> ADDR_2_DATA */
1017
1018 /* for older versions, ADDR_2_DATA is only 6 bit wide */
1019 addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1020 if (denali->revision < 0x0501)
1021 addr_2_data_mask >>= 1;
1022
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +09001023 addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_x);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001024 addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
1025
1026 tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
1027 tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1028 tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
1029 iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
1030
1031 /* tREH, tWH -> RDWR_EN_HI_CNT */
1032 rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +09001033 t_x);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001034 rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
1035
1036 tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
1037 tmp &= ~RDWR_EN_HI_CNT__VALUE;
1038 tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
1039 iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
1040
1041 /* tRP, tWP -> RDWR_EN_LO_CNT */
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +09001042 rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min), t_x);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001043 rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +09001044 t_x);
1045 rdwr_en_lo_hi = max_t(int, rdwr_en_lo_hi, mult_x);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001046 rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
1047 rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
1048
1049 tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
1050 tmp &= ~RDWR_EN_LO_CNT__VALUE;
1051 tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
1052 iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
1053
1054 /* tCS, tCEA -> CS_SETUP_CNT */
Masahiro Yamada2d1fbc82018-12-19 20:03:18 +09001055 cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_x) - rdwr_en_lo,
1056 (int)DIV_ROUND_UP(timings->tCEA_max, t_x) - acc_clks,
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001057 0);
1058 cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
1059
1060 tmp = ioread32(denali->reg + CS_SETUP_CNT);
1061 tmp &= ~CS_SETUP_CNT__VALUE;
1062 tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
1063 iowrite32(tmp, denali->reg + CS_SETUP_CNT);
Scott Wood3ea94ed2015-06-26 19:03:26 -05001064
1065 return 0;
Chin Liang See03534df2014-09-12 00:42:17 -05001066}
1067
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001068static void denali_reset_banks(struct denali_nand_info *denali)
Chin Liang See03534df2014-09-12 00:42:17 -05001069{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001070 u32 irq_status;
1071 int i;
Chin Liang See03534df2014-09-12 00:42:17 -05001072
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001073 for (i = 0; i < denali->max_banks; i++) {
1074 denali->active_bank = i;
1075
1076 denali_reset_irq(denali);
1077
1078 iowrite32(DEVICE_RESET__BANK(i),
1079 denali->reg + DEVICE_RESET);
1080
1081 irq_status = denali_wait_for_irq(denali,
1082 INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT);
1083 if (!(irq_status & INTR__INT_ACT))
1084 break;
Chin Liang See03534df2014-09-12 00:42:17 -05001085 }
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001086
1087 dev_dbg(denali->dev, "%d chips connected\n", i);
1088 denali->max_banks = i;
Chin Liang See03534df2014-09-12 00:42:17 -05001089}
Chin Liang See03534df2014-09-12 00:42:17 -05001090
Chin Liang See03534df2014-09-12 00:42:17 -05001091static void denali_hw_init(struct denali_nand_info *denali)
1092{
1093 /*
Masahiro Yamada54fde8e2017-09-15 21:43:19 +09001094 * The REVISION register may not be reliable. Platforms are allowed to
1095 * override it.
1096 */
1097 if (!denali->revision)
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001098 denali->revision = swab16(ioread32(denali->reg + REVISION));
Masahiro Yamada54fde8e2017-09-15 21:43:19 +09001099
1100 /*
Chin Liang See03534df2014-09-12 00:42:17 -05001101 * tell driver how many bit controller will skip before writing
1102 * ECC code in OOB. This is normally used for bad block marker
1103 */
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001104 denali->oob_skip_bytes = CONFIG_NAND_DENALI_SPARE_AREA_SKIP_BYTES;
1105 iowrite32(denali->oob_skip_bytes, denali->reg + SPARE_AREA_SKIP_BYTES);
1106 denali_detect_max_banks(denali);
1107 iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
1108 iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
Chin Liang See03534df2014-09-12 00:42:17 -05001109
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001110 iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
Chin Liang See03534df2014-09-12 00:42:17 -05001111}
1112
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001113int denali_calc_ecc_bytes(int step_size, int strength)
1114{
1115 /* BCH code. Denali requires ecc.bytes to be multiple of 2 */
1116 return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
1117}
1118EXPORT_SYMBOL(denali_calc_ecc_bytes);
Chin Liang See03534df2014-09-12 00:42:17 -05001119
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001120static int denali_ecc_setup(struct mtd_info *mtd, struct nand_chip *chip,
1121 struct denali_nand_info *denali)
Chin Liang See03534df2014-09-12 00:42:17 -05001122{
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001123 int oobavail = mtd->oobsize - denali->oob_skip_bytes;
Masahiro Yamadada0763d2014-11-13 20:31:50 +09001124 int ret;
Chin Liang See03534df2014-09-12 00:42:17 -05001125
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001126 /*
1127 * If .size and .strength are already set (usually by DT),
1128 * check if they are supported by this controller.
1129 */
1130 if (chip->ecc.size && chip->ecc.strength)
1131 return nand_check_ecc_caps(chip, denali->ecc_caps, oobavail);
1132
1133 /*
1134 * We want .size and .strength closest to the chip's requirement
1135 * unless NAND_ECC_MAXIMIZE is requested.
1136 */
1137 if (!(chip->ecc.options & NAND_ECC_MAXIMIZE)) {
1138 ret = nand_match_ecc_req(chip, denali->ecc_caps, oobavail);
1139 if (!ret)
1140 return 0;
1141 }
1142
1143 /* Max ECC strength is the last thing we can do */
1144 return nand_maximize_ecc(chip, denali->ecc_caps, oobavail);
1145}
1146
1147static struct nand_ecclayout nand_oob;
1148
1149static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1150 struct mtd_oob_region *oobregion)
1151{
1152 struct denali_nand_info *denali = mtd_to_denali(mtd);
1153 struct nand_chip *chip = mtd_to_nand(mtd);
1154
1155 if (section)
1156 return -ERANGE;
1157
1158 oobregion->offset = denali->oob_skip_bytes;
1159 oobregion->length = chip->ecc.total;
1160
1161 return 0;
1162}
1163
1164static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1165 struct mtd_oob_region *oobregion)
1166{
1167 struct denali_nand_info *denali = mtd_to_denali(mtd);
1168 struct nand_chip *chip = mtd_to_nand(mtd);
1169
1170 if (section)
1171 return -ERANGE;
1172
1173 oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
1174 oobregion->length = mtd->oobsize - oobregion->offset;
1175
1176 return 0;
1177}
Chin Liang See03534df2014-09-12 00:42:17 -05001178
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001179static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1180 .ecc = denali_ooblayout_ecc,
1181 .free = denali_ooblayout_free,
1182};
Chin Liang See03534df2014-09-12 00:42:17 -05001183
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001184static int denali_multidev_fixup(struct denali_nand_info *denali)
1185{
1186 struct nand_chip *chip = &denali->nand;
1187 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamadada0763d2014-11-13 20:31:50 +09001188
1189 /*
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001190 * Support for multi device:
1191 * When the IP configuration is x16 capable and two x8 chips are
1192 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1193 * In this case, the core framework knows nothing about this fact,
1194 * so we should tell it the _logical_ pagesize and anything necessary.
Masahiro Yamadada0763d2014-11-13 20:31:50 +09001195 */
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001196 denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
Chin Liang See03534df2014-09-12 00:42:17 -05001197
Chin Liang See03534df2014-09-12 00:42:17 -05001198 /*
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001199 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1200 * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
Chin Liang See03534df2014-09-12 00:42:17 -05001201 */
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001202 if (denali->devs_per_cs == 0) {
1203 denali->devs_per_cs = 1;
1204 iowrite32(1, denali->reg + DEVICES_CONNECTED);
1205 }
1206
1207 if (denali->devs_per_cs == 1)
1208 return 0;
1209
1210 if (denali->devs_per_cs != 2) {
1211 dev_err(denali->dev, "unsupported number of devices %d\n",
1212 denali->devs_per_cs);
1213 return -EINVAL;
1214 }
1215
1216 /* 2 chips in parallel */
1217 mtd->size <<= 1;
1218 mtd->erasesize <<= 1;
1219 mtd->writesize <<= 1;
1220 mtd->oobsize <<= 1;
1221 chip->chipsize <<= 1;
1222 chip->page_shift += 1;
1223 chip->phys_erase_shift += 1;
1224 chip->bbt_erase_shift += 1;
1225 chip->chip_shift += 1;
1226 chip->pagemask <<= 1;
1227 chip->ecc.size <<= 1;
1228 chip->ecc.bytes <<= 1;
1229 chip->ecc.strength <<= 1;
1230 denali->oob_skip_bytes <<= 1;
1231
1232 return 0;
1233}
1234
1235int denali_init(struct denali_nand_info *denali)
1236{
1237 struct nand_chip *chip = &denali->nand;
1238 struct mtd_info *mtd = nand_to_mtd(chip);
1239 u32 features = ioread32(denali->reg + FEATURES);
1240 int ret;
1241
1242 denali_hw_init(denali);
1243
1244 denali_clear_irq_all(denali);
1245
1246 denali_reset_banks(denali);
1247
1248 denali->active_bank = DENALI_INVALID_BANK;
1249
1250 chip->flash_node = dev_of_offset(denali->dev);
1251 /* Fallback to the default name if DT did not give "label" property */
1252 if (!mtd->name)
1253 mtd->name = "denali-nand";
Chin Liang See03534df2014-09-12 00:42:17 -05001254
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001255 chip->select_chip = denali_select_chip;
1256 chip->read_byte = denali_read_byte;
1257 chip->write_byte = denali_write_byte;
1258 chip->read_word = denali_read_word;
1259 chip->cmd_ctrl = denali_cmd_ctrl;
1260 chip->dev_ready = denali_dev_ready;
1261 chip->waitfunc = denali_waitfunc;
1262
1263 if (features & FEATURES__INDEX_ADDR) {
1264 denali->host_read = denali_indexed_read;
1265 denali->host_write = denali_indexed_write;
1266 } else {
1267 denali->host_read = denali_direct_read;
1268 denali->host_write = denali_direct_write;
1269 }
1270
1271 /* clk rate info is needed for setup_data_interface */
1272 if (denali->clk_x_rate)
1273 chip->setup_data_interface = denali_setup_data_interface;
1274
1275 ret = nand_scan_ident(mtd, denali->max_banks, NULL);
1276 if (ret)
1277 return ret;
1278
1279 if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
1280 denali->dma_avail = 1;
1281
1282 if (denali->dma_avail) {
Masahiro Yamadae83725e2018-07-19 10:13:23 +09001283 chip->buf_align = ARCH_DMA_MINALIGN;
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001284 if (denali->caps & DENALI_CAP_DMA_64BIT)
1285 denali->setup_dma = denali_setup_dma64;
1286 else
1287 denali->setup_dma = denali_setup_dma32;
1288 } else {
1289 chip->buf_align = 4;
1290 }
1291
1292 chip->options |= NAND_USE_BOUNCE_BUFFER;
1293 chip->bbt_options |= NAND_BBT_USE_FLASH;
1294 chip->bbt_options |= NAND_BBT_NO_OOB;
1295 denali->nand.ecc.mode = NAND_ECC_HW_SYNDROME;
Masahiro Yamadada0763d2014-11-13 20:31:50 +09001296
Scott Wood3ea94ed2015-06-26 19:03:26 -05001297 /* no subpage writes on denali */
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001298 chip->options |= NAND_NO_SUBPAGE_WRITE;
Scott Wood3ea94ed2015-06-26 19:03:26 -05001299
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001300 ret = denali_ecc_setup(mtd, chip, denali);
1301 if (ret) {
1302 dev_err(denali->dev, "Failed to setup ECC settings.\n");
1303 return ret;
Chin Liang See03534df2014-09-12 00:42:17 -05001304 }
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001305
1306 dev_dbg(denali->dev,
1307 "chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1308 chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1309
1310 iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
1311 FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
1312 denali->reg + ECC_CORRECTION);
1313 iowrite32(mtd->erasesize / mtd->writesize,
1314 denali->reg + PAGES_PER_BLOCK);
1315 iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
1316 denali->reg + DEVICE_WIDTH);
1317 iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1318 denali->reg + TWO_ROW_ADDR_CYCLES);
1319 iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1320 iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
1321
1322 iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1323 iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
1324 /* chip->ecc.steps is set by nand_scan_tail(); not available here */
1325 iowrite32(mtd->writesize / chip->ecc.size,
1326 denali->reg + CFG_NUM_DATA_BLOCKS);
1327
1328 mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
1329
Masahiro Yamadada0763d2014-11-13 20:31:50 +09001330 nand_oob.eccbytes = denali->nand.ecc.bytes;
1331 denali->nand.ecc.layout = &nand_oob;
Chin Liang See03534df2014-09-12 00:42:17 -05001332
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001333 if (chip->options & NAND_BUSWIDTH_16) {
1334 chip->read_buf = denali_read_buf16;
1335 chip->write_buf = denali_write_buf16;
1336 } else {
1337 chip->read_buf = denali_read_buf;
1338 chip->write_buf = denali_write_buf;
1339 }
1340 chip->ecc.options |= NAND_ECC_CUSTOM_PAGE_ACCESS;
1341 chip->ecc.read_page = denali_read_page;
1342 chip->ecc.read_page_raw = denali_read_page_raw;
1343 chip->ecc.write_page = denali_write_page;
1344 chip->ecc.write_page_raw = denali_write_page_raw;
1345 chip->ecc.read_oob = denali_read_oob;
1346 chip->ecc.write_oob = denali_write_oob;
1347 chip->erase = denali_erase;
Masahiro Yamada628ee1e2014-11-13 20:31:51 +09001348
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001349 ret = denali_multidev_fixup(denali);
1350 if (ret)
1351 return ret;
Masahiro Yamadada0763d2014-11-13 20:31:50 +09001352
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001353 /*
1354 * This buffer is DMA-mapped by denali_{read,write}_page_raw. Do not
1355 * use devm_kmalloc() because the memory allocated by devm_ does not
1356 * guarantee DMA-safe alignment.
1357 */
1358 denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
1359 if (!denali->buf)
1360 return -ENOMEM;
1361
1362 ret = nand_scan_tail(mtd);
1363 if (ret)
1364 goto free_buf;
Masahiro Yamadada0763d2014-11-13 20:31:50 +09001365
Scott Wood52ab7ce2016-05-30 13:57:58 -05001366 ret = nand_register(0, mtd);
Masahiro Yamada8b0c16f2017-11-22 02:38:32 +09001367 if (ret) {
1368 dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
1369 goto free_buf;
1370 }
1371 return 0;
1372
1373free_buf:
1374 kfree(denali->buf);
Masahiro Yamadada0763d2014-11-13 20:31:50 +09001375
Masahiro Yamadada0763d2014-11-13 20:31:50 +09001376 return ret;
Chin Liang See03534df2014-09-12 00:42:17 -05001377}