blob: f86c9f1a63501b747a36433e8a9e6c7df5b53e6e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09002/*
3 * board/renesas/gose/gose.c
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09006 */
7
8#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06009#include <env.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090010#include <malloc.h>
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +090011#include <dm.h>
12#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060013#include <env_internal.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090014#include <asm/processor.h>
15#include <asm/mach-types.h>
16#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090017#include <linux/errno.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090018#include <asm/arch/sys_proto.h>
19#include <asm/gpio.h>
20#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090021#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090022#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090023#include <netdev.h>
24#include <miiphy.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090025#include <i2c.h>
26#include "qos.h"
27
28DECLARE_GLOBAL_DATA_PTR;
29
30#define CLK2MHZ(clk) (clk / 1000 / 1000)
31void s_init(void)
32{
33 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
34 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
35 u32 stc;
36
37 /* Watchdog init */
38 writel(0xA5A5A500, &rwdt->rwtcsra);
39 writel(0xA5A5A500, &swdt->swtcsra);
40
41 /* CPU frequency setting. Set to 1.5GHz */
42 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
43 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
44
45 /* QoS */
46 qos_init();
47}
48
Marek Vasut2d6dabc2018-04-23 20:24:10 +020049#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090050
51#define SD1CKCR 0xE6150078
52#define SD2CKCR 0xE615026C
53#define SD_97500KHZ 0x7
54
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090055int board_early_init_f(void)
56{
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090057 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
58
Marek Vasut2d6dabc2018-04-23 20:24:10 +020059 /*
60 * SD0 clock is set to 97.5MHz by default.
61 * Set SD1 and SD2 to the 97.5MHz as well.
62 */
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090063 writel(SD_97500KHZ, SD1CKCR);
64 writel(SD_97500KHZ, SD2CKCR);
65
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090066 return 0;
67}
68
Marek Vasut2d6dabc2018-04-23 20:24:10 +020069#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090070
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090071int board_init(void)
72{
73 /* adress of boot parameters */
Nobuhiro Iwamatsu66fc4582014-11-10 13:58:50 +090074 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090075
Marek Vasut2d6dabc2018-04-23 20:24:10 +020076 /* Force ethernet PHY out of reset */
77 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
78 gpio_direction_output(ETHERNET_PHY_RESET, 0);
79 mdelay(10);
80 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090081
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090082 return 0;
83}
84
Marek Vasut2d6dabc2018-04-23 20:24:10 +020085int dram_init(void)
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090086{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053087 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut2d6dabc2018-04-23 20:24:10 +020088 return -EINVAL;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090089
Marek Vasut2d6dabc2018-04-23 20:24:10 +020090 return 0;
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090091}
92
Marek Vasut2d6dabc2018-04-23 20:24:10 +020093int dram_init_banksize(void)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090094{
Marek Vasut2d6dabc2018-04-23 20:24:10 +020095 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090096
Marek Vasut2d6dabc2018-04-23 20:24:10 +020097 return 0;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090098}
99
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200100/* KSZ8041RNLI */
101#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100102#define PHY_LED_MODE 0xC000
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200103#define PHY_LED_MODE_ACK 0x4000
104int board_phy_config(struct phy_device *phydev)
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900105{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200106 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
107 ret &= ~PHY_LED_MODE;
108 ret |= PHY_LED_MODE_ACK;
109 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900110
111 return 0;
112}
113
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900114void reset_cpu(ulong addr)
115{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200116 struct udevice *dev;
117 const u8 pmic_bus = 6;
118 const u8 pmic_addr = 0x58;
119 u8 data;
120 int ret;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900121
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200122 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
123 if (ret)
124 hang();
125
126 ret = dm_i2c_read(dev, 0x13, &data, 1);
127 if (ret)
128 hang();
129
130 data |= BIT(1);
131
132 ret = dm_i2c_write(dev, 0x13, &data, 1);
133 if (ret)
134 hang();
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900135}
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900136
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200137enum env_location env_get_location(enum env_operation op, int prio)
138{
139 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900140
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200141 /* Block environment access if loaded using JTAG */
142 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
143 (op != ENVOP_INIT))
144 return ENVL_UNKNOWN;
145
146 if (prio)
147 return ENVL_UNKNOWN;
148
149 return ENVL_SPI_FLASH;
150}