blob: 2a77fed27022d5489d99c30cddebd4a2bba80705 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dirk Eibachf74a0272014-11-13 19:21:18 +01002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
5 *
6 * Authors: Nick.Spence@freescale.com
7 * Wilson.Lo@freescale.com
8 * scottwood@freescale.com
9 *
10 * This files is mostly identical to the original from
11 * board\freescale\mpc8315erdb\sdram.c
Dirk Eibachf74a0272014-11-13 19:21:18 +010012 */
13
Mario Six04861382019-03-29 10:18:09 +010014#ifndef CONFIG_MPC83XX_SDRAM
15
Dirk Eibachf74a0272014-11-13 19:21:18 +010016#include <common.h>
17#include <mpc83xx.h>
18#include <spd_sdram.h>
19
20#include <asm/bitops.h>
21#include <asm/io.h>
22
23#include <asm/processor.h>
24
25DECLARE_GLOBAL_DATA_PTR;
26
27/* Fixed sdram init -- doesn't use serial presence detect.
28 *
29 * This is useful for faster booting in configs where the RAM is unlikely
30 * to be changed, or for things like NAND booting where space is tight.
31 */
32static long fixed_sdram(void)
33{
34 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
35 u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
36 u32 msize_log2 = __ilog2(msize);
37
38 out_be32(&im->sysconf.ddrlaw[0].bar,
Mario Six805cac12019-01-21 09:18:16 +010039 CONFIG_SYS_SDRAM_BASE & 0xfffff000);
Dirk Eibachf74a0272014-11-13 19:21:18 +010040 out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
41 out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
42
43 out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
44 out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
45
46 /* Currently we use only one CS, so disable the other bank. */
47 out_be32(&im->ddr.cs_config[1], 0);
48
49 out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_SDRAM_CLK_CNTL);
50 out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
51 out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
52 out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
53 out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
54
55 out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
56 out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
57 out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
58 out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
59
60 out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
61 sync();
62
63 /* enable DDR controller */
64 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
65 sync();
66
Mario Six805cac12019-01-21 09:18:16 +010067 return get_ram_size(CONFIG_SYS_SDRAM_BASE, msize);
Dirk Eibachf74a0272014-11-13 19:21:18 +010068}
69
Simon Glassd35f3382017-04-06 12:47:05 -060070int dram_init(void)
Dirk Eibachf74a0272014-11-13 19:21:18 +010071{
72 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
73 u32 msize;
74
75 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -060076 return -ENXIO;
Dirk Eibachf74a0272014-11-13 19:21:18 +010077
78 /* DDR SDRAM */
79 msize = fixed_sdram();
80
81 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -060082 gd->ram_size = msize;
83
84 return 0;
Dirk Eibachf74a0272014-11-13 19:21:18 +010085}
Mario Six04861382019-03-29 10:18:09 +010086
87#endif /* !CONFIG_MPC83XX_SDRAM */