blob: a1a88b5e33028d7b3d3803e02fc3ef6f36ed29cb [file] [log] [blame]
wdenk8d414a72005-06-10 10:00:19 +00001/*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk8d414a72005-06-10 10:00:19 +00006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 * (easy to change)
14 */
15
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090016#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
17#define CONFIG_HMI1001 1 /* HMI1001 board */
wdenk8d414a72005-06-10 10:00:19 +000018
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020019#ifndef CONFIG_SYS_TEXT_BASE
20#define CONFIG_SYS_TEXT_BASE 0xFFF00000
21#endif
22
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk8d414a72005-06-10 10:00:19 +000024
wdenk8d414a72005-06-10 10:00:19 +000025#define CONFIG_BOARD_EARLY_INIT_R
26
Becky Bruce03ea1be2008-05-08 19:02:12 -050027#define CONFIG_HIGH_BATS 1 /* High BATs supported */
28
wdenk8d414a72005-06-10 10:00:19 +000029/*
30 * Serial console configuration
31 */
32#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
33#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk8d414a72005-06-10 10:00:19 +000035
Wolfgang Denk7d5b5222005-07-21 15:23:29 +020036/* Partitions */
37#define CONFIG_DOS_PARTITION
38
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050039
wdenk8d414a72005-06-10 10:00:19 +000040/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050041 * BOOTP options
42 */
43#define CONFIG_BOOTP_BOOTFILESIZE
44#define CONFIG_BOOTP_BOOTPATH
45#define CONFIG_BOOTP_GATEWAY
46#define CONFIG_BOOTP_HOSTNAME
47
48
49/*
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050050 * Command line configuration.
wdenk8d414a72005-06-10 10:00:19 +000051 */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050052#include <config_cmd_default.h>
wdenk8d414a72005-06-10 10:00:19 +000053
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050054#define CONFIG_CMD_DATE
55#define CONFIG_CMD_DISPLAY
56#define CONFIG_CMD_DHCP
57#define CONFIG_CMD_EEPROM
58#define CONFIG_CMD_I2C
59#define CONFIG_CMD_IDE
60#define CONFIG_CMD_NFS
61#define CONFIG_CMD_PCI
62#define CONFIG_CMD_SNTP
63
wdenk8d414a72005-06-10 10:00:19 +000064
65#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
66
Wolfgang Denk0708bc62010-10-07 21:51:12 +020067#if (CONFIG_SYS_TEXT_BASE == 0xFFF00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068# define CONFIG_SYS_LOWBOOT 1
wdenk8d414a72005-06-10 10:00:19 +000069#endif
70
71/*
72 * Autobooting
73 */
74#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
75
76#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010077 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk8d414a72005-06-10 10:00:19 +000078 "echo"
79
80#undef CONFIG_BOOTARGS
81
82#define CONFIG_EXTRA_ENV_SETTINGS \
83 "netdev=eth0\0" \
84 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010085 "nfsroot=${serverip}:${rootpath}\0" \
wdenk8d414a72005-06-10 10:00:19 +000086 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010087 "addip=setenv bootargs ${bootargs} " \
88 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
89 ":${hostname}:${netdev}:off panic=1\0" \
wdenk8d414a72005-06-10 10:00:19 +000090 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010091 "bootm ${kernel_addr}\0" \
92 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk8d414a72005-06-10 10:00:19 +000093 "rootpath=/opt/eldk/ppc_82xx\0" \
94 ""
95
96#define CONFIG_BOOTCOMMAND "run net_nfs"
97
Wolfgang Denkf8f77072005-08-30 13:04:12 +020098#define CONFIG_MISC_INIT_R 1
99
wdenk8d414a72005-06-10 10:00:19 +0000100/*
101 * IPB Bus clocking configuration.
102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk8d414a72005-06-10 10:00:19 +0000104
105/*
wdenka2b932d2005-06-27 13:30:03 +0000106 * I2C configuration
107 */
108#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
wdenka2b932d2005-06-27 13:30:03 +0000110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
112#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenka2b932d2005-06-27 13:30:03 +0000113
114/*
115 * EEPROM configuration
116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
118#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
119#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
120#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenka2b932d2005-06-27 13:30:03 +0000121
122/*
123 * RTC configuration
124 */
125#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenka2b932d2005-06-27 13:30:03 +0000127
128/*
wdenk8d414a72005-06-10 10:00:19 +0000129 * Flash configuration
130 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_FLASH_BASE 0xFF800000
wdenk8d414a72005-06-10 10:00:19 +0000132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
134#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max num of sects on one chip */
wdenk8d414a72005-06-10 10:00:19 +0000135
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200136#define CONFIG_ENV_ADDR (CONFIG_SYS_TEXT_BASE+0x40000) /* second sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
wdenk8d414a72005-06-10 10:00:19 +0000138 (= chip selects) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
140#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk8d414a72005-06-10 10:00:19 +0000141
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200142#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_FLASH_CFI
144#define CONFIG_SYS_FLASH_EMPTY_INFO
145#define CONFIG_SYS_FLASH_CFI_AMD_RESET
wdenk8d414a72005-06-10 10:00:19 +0000146
147/*
148 * Environment settings
149 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200150#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200151#define CONFIG_ENV_SIZE 0x4000
152#define CONFIG_ENV_SECT_SIZE 0x20000
153#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
154#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenk8d414a72005-06-10 10:00:19 +0000155
156/*
157 * Memory map
158 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_MBAR 0xF0000000
160#define CONFIG_SYS_SDRAM_BASE 0x00000000
161#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
162#define CONFIG_SYS_DISPLAY_BASE 0x80600000
163#define CONFIG_SYS_STATUS1_BASE 0x80600200
164#define CONFIG_SYS_STATUS2_BASE 0x80600300
wdenk8d414a72005-06-10 10:00:19 +0000165
166/* Settings for XLB = 132 MHz */
167#define SDRAM_DDR 1
168#define SDRAM_MODE 0x018D0000
169#define SDRAM_EMODE 0x40090000
170#define SDRAM_CONTROL 0x714f0f00
171#define SDRAM_CONFIG1 0x73722930
172#define SDRAM_CONFIG2 0x47770000
173#define SDRAM_TAPDELAY 0x10000000
174
175/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Michael Zaidmanf969a682010-09-20 08:51:53 +0200177
wdenk8d414a72005-06-10 10:00:19 +0000178/* preserve space for the post_word at end of on-chip SRAM */
Michael Zaidmanf969a682010-09-20 08:51:53 +0200179#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
180
181#ifdef CONFIG_POST
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200182#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
wdenk8d414a72005-06-10 10:00:19 +0000183#else
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200184#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
wdenk8d414a72005-06-10 10:00:19 +0000185#endif
186
Wolfgang Denk0191e472010-10-26 14:34:52 +0200187#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk8d414a72005-06-10 10:00:19 +0000189
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200190#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
192# define CONFIG_SYS_RAMBOOT 1
wdenk8d414a72005-06-10 10:00:19 +0000193#endif
194
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
196#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
197#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk8d414a72005-06-10 10:00:19 +0000198
199/*
200 * Ethernet configuration
201 */
202#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800203#define CONFIG_MPC5xxx_FEC_MII100
wdenk8d414a72005-06-10 10:00:19 +0000204#define CONFIG_PHY_ADDR 0x00
Wolfgang Denkde7e1642007-03-07 16:19:46 +0100205#define CONFIG_MII 1 /* MII PHY management */
wdenk8d414a72005-06-10 10:00:19 +0000206
207/*
208 * GPIO configuration
209 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_GPS_PORT_CONFIG 0x01051004
wdenk8d414a72005-06-10 10:00:19 +0000211
212/*
wdenk8d414a72005-06-10 10:00:19 +0000213 * Miscellaneous configurable options
214 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -0500216#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk8d414a72005-06-10 10:00:19 +0000218#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk8d414a72005-06-10 10:00:19 +0000220#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
222#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
223#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk8d414a72005-06-10 10:00:19 +0000224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -0500226#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -0500228#endif
229
wdenk8d414a72005-06-10 10:00:19 +0000230/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_ALT_MEMTEST
wdenk8d414a72005-06-10 10:00:19 +0000232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
234#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk8d414a72005-06-10 10:00:19 +0000235
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk8d414a72005-06-10 10:00:19 +0000237
wdenk8d414a72005-06-10 10:00:19 +0000238/*
Jon Loeliger140b69c2007-07-10 09:38:02 -0500239 * Enable loopw command.
wdenk8d414a72005-06-10 10:00:19 +0000240 */
241#define CONFIG_LOOPW
242
243/*
244 * Various low-level settings
245 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
247#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk8d414a72005-06-10 10:00:19 +0000248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
250#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
251#define CONFIG_SYS_BOOTCS_CFG 0x0004FB00
252#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
253#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk8d414a72005-06-10 10:00:19 +0000254
255/* 8Mbit SRAM @0x80100000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_CS1_START 0x80100000
257#define CONFIG_SYS_CS1_SIZE 0x00100000
258#define CONFIG_SYS_CS1_CFG 0x19B00
wdenk8d414a72005-06-10 10:00:19 +0000259
260/* FRAM 32Kbyte @0x80700000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_CS2_START 0x80700000
262#define CONFIG_SYS_CS2_SIZE 0x00008000
263#define CONFIG_SYS_CS2_CFG 0x19800
wdenk8d414a72005-06-10 10:00:19 +0000264
265/* Display H1, Status Inputs, EPLD @0x80600000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_CS3_START 0x80600000
267#define CONFIG_SYS_CS3_SIZE 0x00100000
268#define CONFIG_SYS_CS3_CFG 0x00019800
wdenk8d414a72005-06-10 10:00:19 +0000269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_CS_BURST 0x00000000
271#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk8d414a72005-06-10 10:00:19 +0000272
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200273/*-----------------------------------------------------------------------
274 * IDE/ATA stuff Supports IDE harddisk
275 *-----------------------------------------------------------------------
276 */
277
278#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
279
280#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
281#undef CONFIG_IDE_LED /* LED for ide not supported */
282
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
284#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200285
Wolfgang Denk298fed22005-08-10 10:06:25 +0200286#define CONFIG_IDE_PREINIT 1
287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200289
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200291
292/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200294
295/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200297
298/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200300
301/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_ATA_STRIDE 4
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200303
304#define CONFIG_ATAPI 1
305
Wolfgang Denkc6b0fb82005-09-03 01:21:50 +0200306#define CONFIG_VIDEO_SMI_LYNXEM
307#define CONFIG_CFB_CONSOLE
308#define CONFIG_VGA_AS_SINGLE_DEVICE
309#define CONFIG_VIDEO_LOGO
310
Wolfgang Denkc10023e2005-08-16 15:17:53 +0200311/*
312 * PCI Mapping:
313 * 0x40000000 - 0x4fffffff - PCI Memory
314 * 0x50000000 - 0x50ffffff - PCI IO Space
315 */
316#define CONFIG_PCI 1
317#define CONFIG_PCI_PNP 1
318#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -0500319#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
Wolfgang Denkc10023e2005-08-16 15:17:53 +0200320
321#define CONFIG_PCI_MEM_BUS 0x40000000
322#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
323#define CONFIG_PCI_MEM_SIZE 0x10000000
324
325#define CONFIG_PCI_IO_BUS 0x50000000
326#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
327#define CONFIG_PCI_IO_SIZE 0x01000000
328
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_ISA_IO CONFIG_PCI_IO_BUS
Wolfgang Denkc6b0fb82005-09-03 01:21:50 +0200330
Wolfgang Denkf8f77072005-08-30 13:04:12 +0200331/*---------------------------------------------------------------------*/
332/* Display addresses */
333/*---------------------------------------------------------------------*/
334
Ilya Yanok435a63d2010-09-09 23:03:32 +0200335#define CONFIG_PDSP188x
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_DISP_CHR_RAM (CONFIG_SYS_DISPLAY_BASE + 0x38)
337#define CONFIG_SYS_DISP_CWORD (CONFIG_SYS_DISPLAY_BASE + 0x30)
Wolfgang Denkf8f77072005-08-30 13:04:12 +0200338
wdenk8d414a72005-06-10 10:00:19 +0000339#endif /* __CONFIG_H */