blob: 3b983afb690e42e639b4876211b7aec746e029b9 [file] [log] [blame]
wdenk4989f872004-03-14 15:06:13 +00001/*
2 * (C) Copyright 2003
3 * Texas Instruments.
4 * Kshitij Gupta <kshitij@ti.com>
5 * Configuation settings for the TI OMAP Innovator board.
6 *
7 * (C) Copyright 2004
8 * ARM Ltd.
9 * Philippe Robin, <philippe.robin@arm.com>
10 * Configuration for Integrator AP board.
11 *.
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
Wolfgang Denkc856ccc2005-09-25 02:00:47 +020030
wdenk4989f872004-03-14 15:06:13 +000031#ifndef __CONFIG_H
32#define __CONFIG_H
Linus Walleijd3a849f2011-08-12 00:28:57 +000033
34#define CONFIG_INTEGRATOR
35#define CONFIG_ARCH_INTEGRATOR
wdenk4989f872004-03-14 15:06:13 +000036/*
37 * High Level Configuration Options
38 * (easy to change)
39 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040#define CONFIG_SYS_MEMTEST_START 0x100000
41#define CONFIG_SYS_MEMTEST_END 0x10000000
42#define CONFIG_SYS_HZ 1000
43#define CONFIG_SYS_HZ_CLOCK 24000000 /* Timer 1 is clocked at 24Mhz */
44#define CONFIG_SYS_TIMERBASE 0x13000100 /* Timer1 */
wdenk4989f872004-03-14 15:06:13 +000045
46#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
47#define CONFIG_SETUP_MEMORY_TAGS 1
48#define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */
Wolfgang Denk5d6879c2005-09-25 16:22:14 +020049
Jean-Christophe PLAGNIOL-VILLARD314b7282009-05-15 23:45:20 +020050#define CONFIG_SKIP_LOWLEVEL_INIT
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020051#define CONFIG_CM_INIT 1
52#define CONFIG_CM_REMAP 1
Linus Walleijdf7645d2011-07-25 01:50:08 +000053#define CONFIG_CM_SPD_DETECT
Wolfgang Denk5d6879c2005-09-25 16:22:14 +020054
wdenk4989f872004-03-14 15:06:13 +000055/*
56 * Size of malloc() pool
57 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
wdenk4989f872004-03-14 15:06:13 +000059
60/*
61 * PL010 Configuration
62 */
Andreas Engel0813b122008-09-08 14:30:53 +020063#define CONFIG_PL010_SERIAL
wdenk4989f872004-03-14 15:06:13 +000064#define CONFIG_CONS_INDEX 0
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020065#define CONFIG_BAUDRATE 38400
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_PL01x_PORTS { (void *) (CONFIG_SYS_SERIAL0), (void *) (CONFIG_SYS_SERIAL1) }
67#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
68#define CONFIG_SYS_SERIAL0 0x16000000
69#define CONFIG_SYS_SERIAL1 0x17000000
wdenk4989f872004-03-14 15:06:13 +000070
wdenkc35ba4e2004-03-14 22:25:36 +000071/*#define CONFIG_NET_MULTI */
wdenk4989f872004-03-14 15:06:13 +000072
wdenk4989f872004-03-14 15:06:13 +000073
Jon Loeliger860435b2007-07-04 22:32:32 -050074/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050075 * BOOTP options
76 */
77#define CONFIG_BOOTP_BOOTFILESIZE
78#define CONFIG_BOOTP_BOOTPATH
79#define CONFIG_BOOTP_GATEWAY
80#define CONFIG_BOOTP_HOSTNAME
81
82
83/*
Jon Loeliger860435b2007-07-04 22:32:32 -050084 * Command line configuration.
85 */
86
Linus Walleij98e28ff2011-07-25 01:51:08 +000087
Jon Loeliger860435b2007-07-04 22:32:32 -050088#define CONFIG_CMD_IMI
89#define CONFIG_CMD_BDI
Linus Walleij98e28ff2011-07-25 01:51:08 +000090#define CONFIG_CMD_BOOTD
Jon Loeliger860435b2007-07-04 22:32:32 -050091#define CONFIG_CMD_MEMORY
Linus Walleij98e28ff2011-07-25 01:51:08 +000092#define CONFIG_CMD_FLASH
93#define CONFIG_CMD_IMLS
94#define CONFIG_CMD_LOADB
95#define CONFIG_CMD_LOADS
wdenk4989f872004-03-14 15:06:13 +000096
wdenk4989f872004-03-14 15:06:13 +000097
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020098#define CONFIG_BOOTDELAY 2
Linus Walleij532f0e22011-07-25 01:51:37 +000099#define CONFIG_BOOTARGS "root=/dev/mtdblock0 console=ttyAM0 console=tty"
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200100#define CONFIG_BOOTCOMMAND ""
wdenk4989f872004-03-14 15:06:13 +0000101
102/*
103 * Miscellaneous configurable options
104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_LONGHELP /* undef to save memory */
Linus Walleijd9f651e2011-07-25 01:50:47 +0000106#define CONFIG_SYS_HUSH_PARSER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_PROMPT "Integrator-AP # " /* Monitor Command Prompt */
Linus Walleijd9f651e2011-07-25 01:50:47 +0000108#define CONFIG_SYS_PROMPT_HUSH_PS2 "# "
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk4989f872004-03-14 15:06:13 +0000110/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
112#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
113#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk4989f872004-03-14 15:06:13 +0000114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_LOAD_ADDR 0x7fc0 /* default load address */
wdenk4989f872004-03-14 15:06:13 +0000116
117/*-----------------------------------------------------------------------
118 * Stack sizes
119 *
120 * The stack sizes are set up in start.S using the settings below
121 */
122#define CONFIG_STACKSIZE (128*1024) /* regular stack */
123#ifdef CONFIG_USE_IRQ
124#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
125#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
126#endif
127
128/*-----------------------------------------------------------------------
129 * Physical Memory Map
130 */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200131#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
132#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
wdenk4989f872004-03-14 15:06:13 +0000133#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
Linus Walleij2b33ec62011-07-25 01:49:36 +0000134#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
135#define CONFIG_SYS_INIT_RAM_SIZE PHYS_SDRAM_1_SIZE
136#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_SDRAM_BASE + \
137 CONFIG_SYS_INIT_RAM_SIZE - \
138 GENERATED_GBL_DATA_SIZE)
139#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_GBL_DATA_OFFSET
wdenk4989f872004-03-14 15:06:13 +0000140
Jean-Christophe PLAGNIOL-VILLARD07efe4c2009-05-17 00:58:36 +0200141#define CONFIG_SYS_FLASH_BASE 0x24000000
wdenk4989f872004-03-14 15:06:13 +0000142
143/*-----------------------------------------------------------------------
144 * FLASH and environment organization
145 */
Jean-Christophe PLAGNIOL-VILLARD07efe4c2009-05-17 00:58:36 +0200146#define CONFIG_SYS_FLASH_CFI 1
147#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200148#define CONFIG_ENV_IS_NOWHERE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenk4989f872004-03-14 15:06:13 +0000150/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
152#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
153#define CONFIG_SYS_MAX_FLASH_SECT 128
Jean-Christophe PLAGNIOL-VILLARD07efe4c2009-05-17 00:58:36 +0200154#define CONFIG_ENV_SIZE 32768
wdenk4989f872004-03-14 15:06:13 +0000155
wdenk4989f872004-03-14 15:06:13 +0000156
157/*-----------------------------------------------------------------------
158 * PCI definitions
159 */
160
Jean-Christophe PLAGNIOL-VILLARDcac4edb2008-12-13 21:08:05 +0100161#ifdef CONFIG_PCI /* pci support */
wdenk4989f872004-03-14 15:06:13 +0000162#undef CONFIG_PCI_PNP
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200163#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
wdenk4989f872004-03-14 15:06:13 +0000164#define DEBUG
165
166#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk4989f872004-03-14 15:06:13 +0000168
wdenk4989f872004-03-14 15:06:13 +0000169#define INTEGRATOR_BOOT_ROM_BASE 0x20000000
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200170#define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000
wdenk4989f872004-03-14 15:06:13 +0000171
wdenkc35ba4e2004-03-14 22:25:36 +0000172/* PCI Base area */
wdenk4989f872004-03-14 15:06:13 +0000173#define INTEGRATOR_PCI_BASE 0x40000000
174#define INTEGRATOR_PCI_SIZE 0x3FFFFFFF
175
wdenkc35ba4e2004-03-14 22:25:36 +0000176/* memory map as seen by the CPU on the local bus */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200177#define CPU_PCI_IO_ADRS 0x60000000 /* PCI I/O space base */
wdenkc35ba4e2004-03-14 22:25:36 +0000178#define CPU_PCI_IO_SIZE 0x10000
wdenk4989f872004-03-14 15:06:13 +0000179
wdenkc35ba4e2004-03-14 22:25:36 +0000180#define CPU_PCI_CNFG_ADRS 0x61000000 /* PCI config space */
wdenk4989f872004-03-14 15:06:13 +0000181#define CPU_PCI_CNFG_SIZE 0x1000000
182
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200183#define PCI_MEM_BASE 0x40000000 /* 512M to xxx */
wdenkc35ba4e2004-03-14 22:25:36 +0000184/* unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200185#define INTEGRATOR_PCI_IO_BASE 0x60000000 /* 16M to xxx */
wdenkc35ba4e2004-03-14 22:25:36 +0000186/* unused (128-16)M from B1000000-B7FFFFFF */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200187#define PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */
wdenkc35ba4e2004-03-14 22:25:36 +0000188/* unused ((128-16)M - 64K) from XXX */
wdenk4989f872004-03-14 15:06:13 +0000189
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200190#define PCI_V3_BASE 0x62000000
wdenk4989f872004-03-14 15:06:13 +0000191
wdenkc35ba4e2004-03-14 22:25:36 +0000192/* V3 PCI bridge controller */
193#define V3_BASE 0x62000000 /* V360EPC registers */
wdenk4989f872004-03-14 15:06:13 +0000194
195#define PCI_ENET0_IOADDR (CPU_PCI_IO_ADRS)
196#define PCI_ENET0_MEMADDR (PCI_MEM_BASE)
197
198
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200199#define V3_PCI_VENDOR 0x00000000
200#define V3_PCI_DEVICE 0x00000002
201#define V3_PCI_CMD 0x00000004
202#define V3_PCI_STAT 0x00000006
203#define V3_PCI_CC_REV 0x00000008
204#define V3_PCI_HDR_CF 0x0000000C
205#define V3_PCI_IO_BASE 0x00000010
206#define V3_PCI_BASE0 0x00000014
207#define V3_PCI_BASE1 0x00000018
208#define V3_PCI_SUB_VENDOR 0x0000002C
209#define V3_PCI_SUB_ID 0x0000002E
210#define V3_PCI_ROM 0x00000030
211#define V3_PCI_BPARAM 0x0000003C
212#define V3_PCI_MAP0 0x00000040
213#define V3_PCI_MAP1 0x00000044
214#define V3_PCI_INT_STAT 0x00000048
215#define V3_PCI_INT_CFG 0x0000004C
216#define V3_LB_BASE0 0x00000054
217#define V3_LB_BASE1 0x00000058
218#define V3_LB_MAP0 0x0000005E
219#define V3_LB_MAP1 0x00000062
220#define V3_LB_BASE2 0x00000064
221#define V3_LB_MAP2 0x00000066
222#define V3_LB_SIZE 0x00000068
223#define V3_LB_IO_BASE 0x0000006E
224#define V3_FIFO_CFG 0x00000070
225#define V3_FIFO_PRIORITY 0x00000072
226#define V3_FIFO_STAT 0x00000074
227#define V3_LB_ISTAT 0x00000076
228#define V3_LB_IMASK 0x00000077
229#define V3_SYSTEM 0x00000078
230#define V3_LB_CFG 0x0000007A
231#define V3_PCI_CFG 0x0000007C
232#define V3_DMA_PCI_ADR0 0x00000080
233#define V3_DMA_PCI_ADR1 0x00000090
234#define V3_DMA_LOCAL_ADR0 0x00000084
235#define V3_DMA_LOCAL_ADR1 0x00000094
236#define V3_DMA_LENGTH0 0x00000088
237#define V3_DMA_LENGTH1 0x00000098
238#define V3_DMA_CSR0 0x0000008B
239#define V3_DMA_CSR1 0x0000009B
240#define V3_DMA_CTLB_ADR0 0x0000008C
241#define V3_DMA_CTLB_ADR1 0x0000009C
242#define V3_DMA_DELAY 0x000000E0
243#define V3_MAIL_DATA 0x000000C0
244#define V3_PCI_MAIL_IEWR 0x000000D0
245#define V3_PCI_MAIL_IERD 0x000000D2
246#define V3_LB_MAIL_IEWR 0x000000D4
247#define V3_LB_MAIL_IERD 0x000000D6
248#define V3_MAIL_WR_STAT 0x000000D8
249#define V3_MAIL_RD_STAT 0x000000DA
250#define V3_QBA_MAP 0x000000DC
wdenk4989f872004-03-14 15:06:13 +0000251
wdenkc35ba4e2004-03-14 22:25:36 +0000252/* SYSTEM register bits */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200253#define V3_SYSTEM_M_RST_OUT (1 << 15)
254#define V3_SYSTEM_M_LOCK (1 << 14)
wdenk4989f872004-03-14 15:06:13 +0000255
wdenkc35ba4e2004-03-14 22:25:36 +0000256/* PCI_CFG bits */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200257#define V3_PCI_CFG_M_RETRY_EN (1 << 10)
258#define V3_PCI_CFG_M_AD_LOW1 (1 << 9)
259#define V3_PCI_CFG_M_AD_LOW0 (1 << 8)
wdenk4989f872004-03-14 15:06:13 +0000260
wdenkc35ba4e2004-03-14 22:25:36 +0000261/* PCI MAP register bits (PCI -> Local bus) */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200262#define V3_PCI_MAP_M_MAP_ADR 0xFFF00000
263#define V3_PCI_MAP_M_RD_POST_INH (1 << 15)
264#define V3_PCI_MAP_M_ROM_SIZE (1 << 11 | 1 << 10)
265#define V3_PCI_MAP_M_SWAP (1 << 9 | 1 << 8)
266#define V3_PCI_MAP_M_ADR_SIZE 0x000000F0
267#define V3_PCI_MAP_M_REG_EN (1 << 1)
268#define V3_PCI_MAP_M_ENABLE (1 << 0)
wdenk4989f872004-03-14 15:06:13 +0000269
wdenkc35ba4e2004-03-14 22:25:36 +0000270/* 9 => 512M window size */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200271#define V3_PCI_MAP_M_ADR_SIZE_512M 0x00000090
wdenk4989f872004-03-14 15:06:13 +0000272
wdenkc35ba4e2004-03-14 22:25:36 +0000273/* A => 1024M window size */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200274#define V3_PCI_MAP_M_ADR_SIZE_1024M 0x000000A0
wdenk4989f872004-03-14 15:06:13 +0000275
wdenkc35ba4e2004-03-14 22:25:36 +0000276/* LB_BASE register bits (Local bus -> PCI) */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200277#define V3_LB_BASE_M_MAP_ADR 0xFFF00000
278#define V3_LB_BASE_M_SWAP (1 << 8 | 1 << 9)
279#define V3_LB_BASE_M_ADR_SIZE 0x000000F0
280#define V3_LB_BASE_M_PREFETCH (1 << 3)
281#define V3_LB_BASE_M_ENABLE (1 << 0)
wdenk4989f872004-03-14 15:06:13 +0000282
wdenkc35ba4e2004-03-14 22:25:36 +0000283/* PCI COMMAND REGISTER bits */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200284#define V3_COMMAND_M_FBB_EN (1 << 9)
285#define V3_COMMAND_M_SERR_EN (1 << 8)
286#define V3_COMMAND_M_PAR_EN (1 << 6)
287#define V3_COMMAND_M_MASTER_EN (1 << 2)
288#define V3_COMMAND_M_MEM_EN (1 << 1)
289#define V3_COMMAND_M_IO_EN (1 << 0)
wdenk4989f872004-03-14 15:06:13 +0000290
291#define INTEGRATOR_SC_BASE 0x11000000
292#define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18
293#define INTEGRATOR_SC_PCIENABLE \
294 (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
295
Jean-Christophe PLAGNIOL-VILLARDcac4edb2008-12-13 21:08:05 +0100296#endif /* CONFIG_PCI */
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200297/*-----------------------------------------------------------------------
298 * There are various dependencies on the core module (CM) fitted
299 * Users should refer to their CM user guide
300 * - when porting adjust u-boot/Makefile accordingly
301 * to define the necessary CONFIG_ s for the CM involved
302 * see e.g. integratorcp_CM926EJ-S_config
303 */
Wolfgang Denk03f9ba32005-10-04 23:10:28 +0200304#include "armcoremodule.h"
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200305
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200306#endif /* __CONFIG_H */