blob: e6647f7c41dde84869540ec3f378e8e8f7c9666d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: BSD-3-Clause
Mateusz Kulikowski2507d822016-03-31 23:12:32 +02002/*
3 * Clock drivers for Qualcomm APQ8016
4 *
5 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
6 *
7 * Based on Little Kernel driver, simplified
Mateusz Kulikowski2507d822016-03-31 23:12:32 +02008 */
9
10#include <common.h>
Stephen Warrena9622432016-06-17 09:44:00 -060011#include <clk-uclass.h>
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020012#include <dm.h>
13#include <errno.h>
14#include <asm/io.h>
15#include <linux/bitops.h>
Caleb Connolly154ed1d2024-02-26 17:26:21 +000016#include <dt-bindings/clock/qcom,gcc-msm8916.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000017
Caleb Connolly878b26a2023-11-07 12:40:59 +000018#include "clock-qcom.h"
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020019
Caleb Connolly10a0abb2023-11-07 12:41:03 +000020/* Clocks: (from CLK_CTL_BASE) */
21#define GPLL0_STATUS (0x2101C)
22#define APCS_GPLL_ENA_VOTE (0x45000)
23#define APCS_CLOCK_BRANCH_ENA_VOTE (0x45004)
24
25#define SDCC_BCR(n) ((n * 0x1000) + 0x41000)
26#define SDCC_CMD_RCGR(n) ((n * 0x1000) + 0x41004)
27#define SDCC_CFG_RCGR(n) ((n * 0x1000) + 0x41008)
28#define SDCC_M(n) ((n * 0x1000) + 0x4100C)
29#define SDCC_N(n) ((n * 0x1000) + 0x41010)
30#define SDCC_D(n) ((n * 0x1000) + 0x41014)
31#define SDCC_APPS_CBCR(n) ((n * 0x1000) + 0x41018)
32#define SDCC_AHB_CBCR(n) ((n * 0x1000) + 0x4101C)
33
34/* BLSP1 AHB clock (root clock for BLSP) */
35#define BLSP1_AHB_CBCR 0x1008
36
37/* Uart clock control registers */
38#define BLSP1_UART2_BCR (0x3028)
39#define BLSP1_UART2_APPS_CBCR (0x302C)
40#define BLSP1_UART2_APPS_CMD_RCGR (0x3034)
41#define BLSP1_UART2_APPS_CFG_RCGR (0x3038)
42#define BLSP1_UART2_APPS_M (0x303C)
43#define BLSP1_UART2_APPS_N (0x3040)
44#define BLSP1_UART2_APPS_D (0x3044)
45
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020046/* GPLL0 clock control registers */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020047#define GPLL0_STATUS_ACTIVE BIT(17)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020048
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020049static const struct bcr_regs sdc_regs[] = {
50 {
51 .cfg_rcgr = SDCC_CFG_RCGR(1),
52 .cmd_rcgr = SDCC_CMD_RCGR(1),
53 .M = SDCC_M(1),
54 .N = SDCC_N(1),
55 .D = SDCC_D(1),
56 },
57 {
58 .cfg_rcgr = SDCC_CFG_RCGR(2),
59 .cmd_rcgr = SDCC_CMD_RCGR(2),
60 .M = SDCC_M(2),
61 .N = SDCC_N(2),
62 .D = SDCC_D(2),
63 }
64};
65
Ramon Friedae299772018-05-16 12:13:39 +030066static struct pll_vote_clk gpll0_vote_clk = {
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010067 .status = GPLL0_STATUS,
68 .status_bit = GPLL0_STATUS_ACTIVE,
69 .ena_vote = APCS_GPLL_ENA_VOTE,
Ramon Friedae299772018-05-16 12:13:39 +030070 .vote_bit = BIT(0),
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010071};
72
Ramon Friedae299772018-05-16 12:13:39 +030073static struct vote_clk gcc_blsp1_ahb_clk = {
74 .cbcr_reg = BLSP1_AHB_CBCR,
75 .ena_vote = APCS_CLOCK_BRANCH_ENA_VOTE,
76 .vote_bit = BIT(10),
77};
78
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010079/* SDHCI */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020080static int clk_init_sdc(struct msm_clk_priv *priv, int slot, uint rate)
81{
Caleb Connolly397c84f2023-11-07 12:41:05 +000082 int div = 15; /* 100MHz default */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020083
84 if (rate == 200000000)
85 div = 4;
86
87 clk_enable_cbc(priv->base + SDCC_AHB_CBCR(slot));
88 /* 800Mhz/div, gpll0 */
89 clk_rcg_set_rate_mnd(priv->base, &sdc_regs[slot], div, 0, 0,
Caleb Connollyfbacc672023-11-07 12:41:04 +000090 CFG_CLK_SRC_GPLL0, 8);
Ramon Friedae299772018-05-16 12:13:39 +030091 clk_enable_gpll0(priv->base, &gpll0_vote_clk);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020092 clk_enable_cbc(priv->base + SDCC_APPS_CBCR(slot));
93
94 return rate;
95}
96
97static const struct bcr_regs uart2_regs = {
98 .cfg_rcgr = BLSP1_UART2_APPS_CFG_RCGR,
99 .cmd_rcgr = BLSP1_UART2_APPS_CMD_RCGR,
100 .M = BLSP1_UART2_APPS_M,
101 .N = BLSP1_UART2_APPS_N,
102 .D = BLSP1_UART2_APPS_D,
103};
104
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100105/* UART: 115200 */
Caleb Connolly32ca7872024-03-01 15:00:24 +0000106int apq8016_clk_init_uart(phys_addr_t base)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200107{
Ramon Friedae299772018-05-16 12:13:39 +0300108 /* Enable AHB clock */
Caleb Connolly32ca7872024-03-01 15:00:24 +0000109 clk_enable_vote_clk(base, &gcc_blsp1_ahb_clk);
Ramon Friedae299772018-05-16 12:13:39 +0300110
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200111 /* 7372800 uart block clock @ GPLL0 */
Caleb Connolly32ca7872024-03-01 15:00:24 +0000112 clk_rcg_set_rate_mnd(base, &uart2_regs, 1, 144, 15625,
Caleb Connollyfbacc672023-11-07 12:41:04 +0000113 CFG_CLK_SRC_GPLL0, 16);
Ramon Friedae299772018-05-16 12:13:39 +0300114
115 /* Vote for gpll0 clock */
Caleb Connolly32ca7872024-03-01 15:00:24 +0000116 clk_enable_gpll0(base, &gpll0_vote_clk);
Ramon Friedae299772018-05-16 12:13:39 +0300117
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200118 /* Enable core clk */
Caleb Connolly32ca7872024-03-01 15:00:24 +0000119 clk_enable_cbc(base + BLSP1_UART2_APPS_CBCR);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200120
121 return 0;
122}
123
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000124static ulong apq8016_clk_set_rate(struct clk *clk, ulong rate)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200125{
Stephen Warrena9622432016-06-17 09:44:00 -0600126 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200127
Stephen Warrena9622432016-06-17 09:44:00 -0600128 switch (clk->id) {
Caleb Connolly154ed1d2024-02-26 17:26:21 +0000129 case GCC_SDCC1_APPS_CLK: /* SDC1 */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200130 return clk_init_sdc(priv, 0, rate);
131 break;
Caleb Connolly154ed1d2024-02-26 17:26:21 +0000132 case GCC_SDCC2_APPS_CLK: /* SDC2 */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200133 return clk_init_sdc(priv, 1, rate);
134 break;
Caleb Connolly154ed1d2024-02-26 17:26:21 +0000135 case GCC_BLSP1_UART2_APPS_CLK: /* UART2 */
Caleb Connolly32ca7872024-03-01 15:00:24 +0000136 return apq8016_clk_init_uart(priv->base);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200137 break;
138 default:
139 return 0;
140 }
141}
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530142
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000143static struct msm_clk_data apq8016_clk_data = {
144 .set_rate = apq8016_clk_set_rate,
145};
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000146
147static const struct udevice_id gcc_apq8016_of_match[] = {
148 {
Caleb Connolly3e88e6e2024-02-26 17:26:09 +0000149 .compatible = "qcom,gcc-msm8916",
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000150 .data = (ulong)&apq8016_clk_data,
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000151 },
152 { }
153};
154
155U_BOOT_DRIVER(gcc_apq8016) = {
156 .name = "gcc_apq8016",
157 .id = UCLASS_NOP,
158 .of_match = gcc_apq8016_of_match,
159 .bind = qcom_cc_bind,
160 .flags = DM_FLAG_PRE_RELOC,
161};