Daniel Hellstrom | 02e2a84 | 2010-01-25 09:54:51 +0100 | [diff] [blame] | 1 | /* AMBA Plug & Play Bus Vendor and Device IDs. |
| 2 | * |
| 3 | * (C) Copyright 2010, 2015 |
| 4 | * Daniel Hellstrom, Cobham Gaisler, daniel@gaisler.com. |
| 5 | * |
| 6 | * SPDX-License-Identifier: GPL-2.0+ |
| 7 | */ |
| 8 | |
| 9 | |
| 10 | #ifndef __AMBAPP_IDS_H__ |
| 11 | #define __AMBAPP_IDS_H__ |
| 12 | |
| 13 | /* Vendor ID defines */ |
| 14 | #define VENDOR_GAISLER 0x01 |
| 15 | #define VENDOR_PENDER 0x02 |
| 16 | #define VENDOR_ESA 0x04 |
| 17 | #define VENDOR_ASTRIUM 0x06 |
| 18 | #define VENDOR_OPENCHIP 0x07 |
| 19 | #define VENDOR_OPENCORES 0x08 |
| 20 | #define VENDOR_CONTRIB 0x09 |
| 21 | #define VENDOR_EONIC 0x0b |
| 22 | #define VENDOR_RADIONOR 0x0f |
| 23 | #define VENDOR_GLEICHMANN 0x10 |
| 24 | #define VENDOR_MENTA 0x11 |
| 25 | #define VENDOR_SUN 0x13 |
| 26 | #define VENDOR_MOVIDIA 0x14 |
| 27 | #define VENDOR_ORBITA 0x17 |
| 28 | #define VENDOR_SYNOPSYS 0x21 |
| 29 | #define VENDOR_NASA 0x22 |
Daniel Hellstrom | 9d59af9 | 2010-01-21 16:09:37 +0100 | [diff] [blame] | 30 | #define VENDOR_S3 0x31 |
Daniel Hellstrom | 02e2a84 | 2010-01-25 09:54:51 +0100 | [diff] [blame] | 31 | #define VENDOR_CAL 0xca |
| 32 | #define VENDOR_EMBEDDIT 0xea |
| 33 | #define VENDOR_CETON 0xcb |
| 34 | #define VENDOR_ACTEL 0xac |
| 35 | #define VENDOR_APPLECORE 0xae |
| 36 | |
| 37 | /* Aeroflex Gaisler device ID defines */ |
| 38 | #define GAISLER_LEON2DSU 0x002 |
| 39 | #define GAISLER_LEON3 0x003 |
| 40 | #define GAISLER_LEON3DSU 0x004 |
| 41 | #define GAISLER_ETHAHB 0x005 |
| 42 | #define GAISLER_APBMST 0x006 |
| 43 | #define GAISLER_AHBUART 0x007 |
| 44 | #define GAISLER_SRCTRL 0x008 |
| 45 | #define GAISLER_SDCTRL 0x009 |
| 46 | #define GAISLER_SSRCTRL 0x00a |
| 47 | #define GAISLER_APBUART 0x00c |
| 48 | #define GAISLER_IRQMP 0x00d |
| 49 | #define GAISLER_AHBRAM 0x00e |
| 50 | #define GAISLER_AHBDPRAM 0x00f |
| 51 | #define GAISLER_GPTIMER 0x011 |
| 52 | #define GAISLER_PCITRG 0x012 |
| 53 | #define GAISLER_PCISBRG 0x013 |
| 54 | #define GAISLER_PCIFBRG 0x014 |
| 55 | #define GAISLER_PCITRACE 0x015 |
| 56 | #define GAISLER_DMACTRL 0x016 |
| 57 | #define GAISLER_AHBTRACE 0x017 |
| 58 | #define GAISLER_DSUCTRL 0x018 |
| 59 | #define GAISLER_CANAHB 0x019 |
| 60 | #define GAISLER_GPIO 0x01a |
| 61 | #define GAISLER_AHBROM 0x01b |
| 62 | #define GAISLER_AHBJTAG 0x01c |
| 63 | #define GAISLER_ETHMAC 0x01d |
| 64 | #define GAISLER_SWNODE 0x01e |
| 65 | #define GAISLER_SPW 0x01f |
| 66 | #define GAISLER_AHB2AHB 0x020 |
| 67 | #define GAISLER_USBDC 0x021 |
| 68 | #define GAISLER_USB_DCL 0x022 |
| 69 | #define GAISLER_DDRMP 0x023 |
| 70 | #define GAISLER_ATACTRL 0x024 |
| 71 | #define GAISLER_DDRSP 0x025 |
| 72 | #define GAISLER_EHCI 0x026 |
| 73 | #define GAISLER_UHCI 0x027 |
| 74 | #define GAISLER_I2CMST 0x028 |
| 75 | #define GAISLER_SPW2 0x029 |
| 76 | #define GAISLER_AHBDMA 0x02a |
| 77 | #define GAISLER_NUHOSP3 0x02b |
| 78 | #define GAISLER_CLKGATE 0x02c |
| 79 | #define GAISLER_SPICTRL 0x02d |
| 80 | #define GAISLER_DDR2SP 0x02e |
| 81 | #define GAISLER_SLINK 0x02f |
| 82 | #define GAISLER_GRTM 0x030 |
| 83 | #define GAISLER_GRTC 0x031 |
| 84 | #define GAISLER_GRPW 0x032 |
| 85 | #define GAISLER_GRCTM 0x033 |
| 86 | #define GAISLER_GRHCAN 0x034 |
| 87 | #define GAISLER_GRFIFO 0x035 |
| 88 | #define GAISLER_GRADCDAC 0x036 |
| 89 | #define GAISLER_GRPULSE 0x037 |
| 90 | #define GAISLER_GRTIMER 0x038 |
| 91 | #define GAISLER_AHB2PP 0x039 |
| 92 | #define GAISLER_GRVERSION 0x03a |
| 93 | #define GAISLER_APB2PW 0x03b |
| 94 | #define GAISLER_PW2APB 0x03c |
| 95 | #define GAISLER_GRCAN 0x03d |
| 96 | #define GAISLER_I2CSLV 0x03e |
| 97 | #define GAISLER_U16550 0x03f |
| 98 | #define GAISLER_AHBMST_EM 0x040 |
| 99 | #define GAISLER_AHBSLV_EM 0x041 |
| 100 | #define GAISLER_GRTESTMOD 0x042 |
| 101 | #define GAISLER_ASCS 0x043 |
| 102 | #define GAISLER_IPMVBCTRL 0x044 |
| 103 | #define GAISLER_SPIMCTRL 0x045 |
Daniel Hellstrom | 9d59af9 | 2010-01-21 16:09:37 +0100 | [diff] [blame] | 104 | #define GAISLER_L4STAT 0x047 |
Daniel Hellstrom | 02e2a84 | 2010-01-25 09:54:51 +0100 | [diff] [blame] | 105 | #define GAISLER_LEON4 0x048 |
| 106 | #define GAISLER_LEON4DSU 0x049 |
| 107 | #define GAISLER_PWM 0x04a |
| 108 | #define GAISLER_L2CACHE 0x04b |
| 109 | #define GAISLER_SDCTRL64 0x04c |
Daniel Hellstrom | 9d59af9 | 2010-01-21 16:09:37 +0100 | [diff] [blame] | 110 | #define GAISLER_GR1553B 0x04d |
| 111 | #define GAISLER_1553TST 0x04e |
| 112 | #define GAISLER_GRIOMMU 0x04f |
Daniel Hellstrom | 02e2a84 | 2010-01-25 09:54:51 +0100 | [diff] [blame] | 113 | #define GAISLER_FTAHBRAM 0x050 |
| 114 | #define GAISLER_FTSRCTRL 0x051 |
| 115 | #define GAISLER_AHBSTAT 0x052 |
| 116 | #define GAISLER_LEON3FT 0x053 |
| 117 | #define GAISLER_FTMCTRL 0x054 |
| 118 | #define GAISLER_FTSDCTRL 0x055 |
| 119 | #define GAISLER_FTSRCTRL8 0x056 |
Daniel Hellstrom | 9d59af9 | 2010-01-21 16:09:37 +0100 | [diff] [blame] | 120 | #define GAISLER_MEMSCRUB 0x057 |
| 121 | #define GAISLER_FTSDCTRL64 0x058 |
Daniel Hellstrom | 02e2a84 | 2010-01-25 09:54:51 +0100 | [diff] [blame] | 122 | #define GAISLER_APBPS2 0x060 |
| 123 | #define GAISLER_VGACTRL 0x061 |
| 124 | #define GAISLER_LOGAN 0x062 |
| 125 | #define GAISLER_SVGACTRL 0x063 |
| 126 | #define GAISLER_T1AHB 0x064 |
| 127 | #define GAISLER_MP7WRAP 0x065 |
| 128 | #define GAISLER_GRSYSMON 0x066 |
| 129 | #define GAISLER_GRACECTRL 0x067 |
| 130 | #define GAISLER_ATAHBSLV 0x068 |
| 131 | #define GAISLER_ATAHBMST 0x069 |
| 132 | #define GAISLER_ATAPBSLV 0x06a |
| 133 | #define GAISLER_B1553BC 0x070 |
| 134 | #define GAISLER_B1553RT 0x071 |
| 135 | #define GAISLER_B1553BRM 0x072 |
| 136 | #define GAISLER_AES 0x073 |
| 137 | #define GAISLER_ECC 0x074 |
| 138 | #define GAISLER_PCIF 0x075 |
| 139 | #define GAISLER_CLKMOD 0x076 |
| 140 | #define GAISLER_HAPSTRAK 0x077 |
| 141 | #define GAISLER_TEST_1X2 0x078 |
| 142 | #define GAISLER_WILD2AHB 0x079 |
| 143 | #define GAISLER_BIO1 0x07a |
Daniel Hellstrom | 9d59af9 | 2010-01-21 16:09:37 +0100 | [diff] [blame] | 144 | #define GAISLER_AESDMA 0x07b |
Daniel Hellstrom | 02e2a84 | 2010-01-25 09:54:51 +0100 | [diff] [blame] | 145 | #define GAISLER_SATCAN 0x080 |
| 146 | #define GAISLER_CANMUX 0x081 |
| 147 | #define GAISLER_GRTMRX 0x082 |
| 148 | #define GAISLER_GRTCTX 0x083 |
| 149 | #define GAISLER_GRTMDESC 0x084 |
| 150 | #define GAISLER_GRTMVC 0x085 |
| 151 | #define GAISLER_GEFFE 0x086 |
| 152 | #define GAISLER_GPREG 0x087 |
| 153 | #define GAISLER_GRTMPAHB 0x088 |
Daniel Hellstrom | 9d59af9 | 2010-01-21 16:09:37 +0100 | [diff] [blame] | 154 | #define GAISLER_SPWCUC 0x089 |
| 155 | #define GAISLER_SPW2_DMA 0x08a |
| 156 | #define GAISLER_SPWROUTER 0x08b |
Daniel Hellstrom | 02e2a84 | 2010-01-25 09:54:51 +0100 | [diff] [blame] | 157 | |
| 158 | /* European Space Agency device ID defines */ |
| 159 | #define ESA_LEON2 0x002 |
| 160 | #define ESA_LEON2APB 0x003 |
| 161 | #define ESA_IRQ 0x005 |
| 162 | #define ESA_TIMER 0x006 |
| 163 | #define ESA_UART 0x007 |
| 164 | #define ESA_CFG 0x008 |
| 165 | #define ESA_IO 0x009 |
| 166 | #define ESA_MCTRL 0x00f |
| 167 | #define ESA_PCIARB 0x010 |
| 168 | #define ESA_HURRICANE 0x011 |
| 169 | #define ESA_SPW_RMAP 0x012 |
| 170 | #define ESA_AHBUART 0x013 |
| 171 | #define ESA_SPWA 0x014 |
| 172 | #define ESA_BOSCHCAN 0x015 |
| 173 | #define ESA_IRQ2 0x016 |
| 174 | #define ESA_AHBSTAT 0x017 |
| 175 | #define ESA_WPROT 0x018 |
| 176 | #define ESA_WPROT2 0x019 |
| 177 | #define ESA_PDEC3AMBA 0x020 |
| 178 | #define ESA_PTME3AMBA 0x021 |
| 179 | |
| 180 | /* OpenChip device ID defines */ |
| 181 | #define OPENCHIP_APBGPIO 0x001 |
| 182 | #define OPENCHIP_APBI2C 0x002 |
| 183 | #define OPENCHIP_APBSPI 0x003 |
| 184 | #define OPENCHIP_APBCHARLCD 0x004 |
| 185 | #define OPENCHIP_APBPWM 0x005 |
| 186 | #define OPENCHIP_APBPS2 0x006 |
| 187 | #define OPENCHIP_APBMMCSD 0x007 |
| 188 | #define OPENCHIP_APBNAND 0x008 |
| 189 | #define OPENCHIP_APBLPC 0x009 |
| 190 | #define OPENCHIP_APBCF 0x00a |
| 191 | #define OPENCHIP_APBSYSACE 0x00b |
| 192 | #define OPENCHIP_APB1WIRE 0x00c |
| 193 | #define OPENCHIP_APBJTAG 0x00d |
| 194 | #define OPENCHIP_APBSUI 0x00e |
| 195 | |
| 196 | /* Various contributions device ID defines */ |
| 197 | #define CONTRIB_CORE1 0x001 |
| 198 | #define CONTRIB_CORE2 0x002 |
| 199 | |
| 200 | /* Gleichmann Electronics device ID defines */ |
| 201 | #define GLEICHMANN_CUSTOM 0x001 |
| 202 | #define GLEICHMANN_GEOLCD01 0x002 |
| 203 | #define GLEICHMANN_DAC 0x003 |
| 204 | #define GLEICHMANN_HPI 0x004 |
| 205 | #define GLEICHMANN_SPI 0x005 |
| 206 | #define GLEICHMANN_HIFC 0x006 |
| 207 | #define GLEICHMANN_ADCDAC 0x007 |
| 208 | #define GLEICHMANN_SPIOC 0x008 |
| 209 | #define GLEICHMANN_AC97 0x009 |
| 210 | |
| 211 | /* Sun Microsystems device ID defines */ |
| 212 | #define SUN_T1 0x001 |
| 213 | #define SUN_S1 0x011 |
| 214 | |
| 215 | /* Orbita device ID defines */ |
| 216 | #define ORBITA_1553B 0x001 |
| 217 | #define ORBITA_429 0x002 |
| 218 | #define ORBITA_SPI 0x003 |
| 219 | #define ORBITA_I2C 0x004 |
| 220 | #define ORBITA_SMARTCARD 0x064 |
| 221 | #define ORBITA_SDCARD 0x065 |
| 222 | #define ORBITA_UART16550 0x066 |
| 223 | #define ORBITA_CRYPTO 0x067 |
| 224 | #define ORBITA_SYSIF 0x068 |
| 225 | #define ORBITA_PIO 0x069 |
| 226 | #define ORBITA_RTC 0x0c8 |
| 227 | #define ORBITA_COLORLCD 0x12c |
| 228 | #define ORBITA_PCI 0x190 |
| 229 | #define ORBITA_DSP 0x1f4 |
| 230 | #define ORBITA_USBHOST 0x258 |
| 231 | #define ORBITA_USBDEV 0x2bc |
| 232 | |
| 233 | /* NASA device ID defines */ |
| 234 | #define NASA_EP32 0x001 |
| 235 | |
| 236 | /* CAL device ID defines */ |
| 237 | #define CAL_DDRCTRL 0x188 |
| 238 | |
| 239 | /* Actel Corporation device ID defines */ |
| 240 | #define ACTEL_COREMP7 0x001 |
| 241 | |
| 242 | /* AppleCore device ID defines */ |
| 243 | #define APPLECORE_UTLEON3 0x001 |
| 244 | #define APPLECORE_UTLEON3DSU 0x002 |
| 245 | |
| 246 | /* Opencores device id's */ |
| 247 | #define OPENCORES_PCIBR 0x4 |
| 248 | #define OPENCORES_ETHMAC 0x5 |
| 249 | |
| 250 | #endif |